1 |
2 |
specular |
## Generated SDC file "usbhost.out.sdc"
|
2 |
|
|
|
3 |
|
|
## Copyright (C) 1991-2013 Altera Corporation
|
4 |
|
|
## Your use of Altera Corporation's design tools, logic functions
|
5 |
|
|
## and other software and tools, and its AMPP partner logic
|
6 |
|
|
## functions, and any output files from any of the foregoing
|
7 |
|
|
## (including device programming or simulation files), and any
|
8 |
|
|
## associated documentation or information are expressly subject
|
9 |
|
|
## to the terms and conditions of the Altera Program License
|
10 |
|
|
## Subscription Agreement, Altera MegaCore Function License
|
11 |
|
|
## Agreement, or other applicable license agreement, including,
|
12 |
|
|
## without limitation, that your use is for the sole purpose of
|
13 |
|
|
## programming logic devices manufactured by Altera and sold by
|
14 |
|
|
## Altera or its authorized distributors. Please refer to the
|
15 |
|
|
## applicable agreement for further details.
|
16 |
|
|
|
17 |
|
|
|
18 |
|
|
## VENDOR "Altera"
|
19 |
|
|
## PROGRAM "Quartus II"
|
20 |
|
|
## VERSION "Version 13.0.1 Build 232 06/12/2013 Service Pack 1 SJ Web Edition"
|
21 |
|
|
|
22 |
|
|
## DATE "Fri Jul 12 07:20:51 2013"
|
23 |
|
|
|
24 |
|
|
##
|
25 |
|
|
## DEVICE "EP3C16U484C6"
|
26 |
|
|
##
|
27 |
|
|
|
28 |
|
|
|
29 |
|
|
#**************************************************************
|
30 |
|
|
# Time Information
|
31 |
|
|
#**************************************************************
|
32 |
|
|
|
33 |
|
|
set_time_format -unit ns -decimal_places 3
|
34 |
|
|
|
35 |
|
|
|
36 |
|
|
|
37 |
|
|
#**************************************************************
|
38 |
|
|
# Create Clock
|
39 |
|
|
#**************************************************************
|
40 |
|
|
|
41 |
|
|
create_clock -name {altera_reserved_tck} -period 100.000 -waveform { 0.000 50.000 } [get_ports {altera_reserved_tck}]
|
42 |
|
|
create_clock -name {CLK} -period 20.000 -waveform { 0.000 10.000 } [get_ports {CLK}]
|
43 |
|
|
|
44 |
|
|
|
45 |
|
|
#**************************************************************
|
46 |
|
|
# Create Generated Clock
|
47 |
|
|
#**************************************************************
|
48 |
|
|
|
49 |
|
|
create_generated_clock -name {u0|altpll_0|sd1|pll7|clk[0]} -source [get_pins {u0|altpll_0|sd1|pll7|inclk[0]}] -duty_cycle 50.000 -multiply_by 1 -divide_by 1 -master_clock {CLK} [get_pins {u0|altpll_0|sd1|pll7|clk[0]}]
|
50 |
|
|
create_generated_clock -name {u0|altpll_0|sd1|pll7|clk[1]} -source [get_pins {u0|altpll_0|sd1|pll7|inclk[0]}] -duty_cycle 50.000 -multiply_by 1 -divide_by 1 -phase -60.000 -master_clock {CLK} [get_pins {u0|altpll_0|sd1|pll7|clk[1]}]
|
51 |
|
|
create_generated_clock -name {u0|altpll_0|sd1|pll7|clk[2]} -source [get_pins {u0|altpll_0|sd1|pll7|inclk[0]}] -duty_cycle 50.000 -multiply_by 24 -divide_by 25 -master_clock {CLK} [get_pins {u0|altpll_0|sd1|pll7|clk[2]}]
|
52 |
|
|
create_generated_clock -name {u0|altpll_0|sd1|pll7|clk[3]} -source [get_pins {u0|altpll_0|sd1|pll7|inclk[0]}] -duty_cycle 50.000 -multiply_by 1 -divide_by 2 -master_clock {CLK} [get_pins {u0|altpll_0|sd1|pll7|clk[3]}]
|
53 |
|
|
#create_generated_clock -name {u0|altpll_0|sd1|pll7|clk[4]} -source [get_pins {u0|altpll_0|sd1|pll7|inclk[0]}] -duty_cycle 50.000 -multiply_by 3 -master_clock {CLK} [get_pins {u0|altpll_0|sd1|pll7|clk[4]}]
|
54 |
|
|
|
55 |
|
|
#**************************************************************
|
56 |
|
|
# Set Clock Latency
|
57 |
|
|
#**************************************************************
|
58 |
|
|
|
59 |
|
|
|
60 |
|
|
|
61 |
|
|
#**************************************************************
|
62 |
|
|
# Set Clock Uncertainty
|
63 |
|
|
#**************************************************************
|
64 |
|
|
|
65 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
66 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
67 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {CLK}] -setup 0.100
|
68 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {CLK}] -hold 0.070
|
69 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {CLK}] -setup 0.100
|
70 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {CLK}] -hold 0.070
|
71 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
72 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
73 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
74 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
75 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {CLK}] -setup 0.100
|
76 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {CLK}] -hold 0.070
|
77 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {CLK}] -setup 0.100
|
78 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {CLK}] -hold 0.070
|
79 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
80 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
81 |
|
|
set_clock_uncertainty -rise_from [get_clocks {CLK}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -setup 0.070
|
82 |
|
|
set_clock_uncertainty -rise_from [get_clocks {CLK}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -hold 0.100
|
83 |
|
|
set_clock_uncertainty -rise_from [get_clocks {CLK}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -setup 0.070
|
84 |
|
|
set_clock_uncertainty -rise_from [get_clocks {CLK}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -hold 0.100
|
85 |
|
|
set_clock_uncertainty -rise_from [get_clocks {CLK}] -rise_to [get_clocks {CLK}] 0.020
|
86 |
|
|
set_clock_uncertainty -rise_from [get_clocks {CLK}] -fall_to [get_clocks {CLK}] 0.020
|
87 |
|
|
set_clock_uncertainty -fall_from [get_clocks {CLK}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -setup 0.070
|
88 |
|
|
set_clock_uncertainty -fall_from [get_clocks {CLK}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -hold 0.100
|
89 |
|
|
set_clock_uncertainty -fall_from [get_clocks {CLK}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -setup 0.070
|
90 |
|
|
set_clock_uncertainty -fall_from [get_clocks {CLK}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -hold 0.100
|
91 |
|
|
set_clock_uncertainty -fall_from [get_clocks {CLK}] -rise_to [get_clocks {CLK}] 0.020
|
92 |
|
|
set_clock_uncertainty -fall_from [get_clocks {CLK}] -fall_to [get_clocks {CLK}] 0.020
|
93 |
|
|
set_clock_uncertainty -rise_from [get_clocks {altera_reserved_tck}] -rise_to [get_clocks {altera_reserved_tck}] 0.020
|
94 |
|
|
set_clock_uncertainty -rise_from [get_clocks {altera_reserved_tck}] -fall_to [get_clocks {altera_reserved_tck}] 0.020
|
95 |
|
|
set_clock_uncertainty -fall_from [get_clocks {altera_reserved_tck}] -rise_to [get_clocks {altera_reserved_tck}] 0.020
|
96 |
|
|
set_clock_uncertainty -fall_from [get_clocks {altera_reserved_tck}] -fall_to [get_clocks {altera_reserved_tck}] 0.020
|
97 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
98 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
99 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
100 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
101 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
102 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] 0.020
|
103 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
104 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[3]}] 0.020
|
105 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] 0.020
|
106 |
|
|
set_clock_uncertainty -rise_from [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] 0.020
|
107 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] -rise_to [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] 0.020
|
108 |
|
|
set_clock_uncertainty -fall_from [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] -fall_to [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] 0.020
|
109 |
|
|
|
110 |
|
|
|
111 |
|
|
#**************************************************************
|
112 |
|
|
# Set Input Delay
|
113 |
|
|
#**************************************************************
|
114 |
|
|
|
115 |
|
|
|
116 |
|
|
|
117 |
|
|
#**************************************************************
|
118 |
|
|
# Set Output Delay
|
119 |
|
|
#**************************************************************
|
120 |
|
|
|
121 |
|
|
|
122 |
|
|
|
123 |
|
|
#**************************************************************
|
124 |
|
|
# Set Clock Groups
|
125 |
|
|
#**************************************************************
|
126 |
|
|
|
127 |
|
|
set_clock_groups -asynchronous -group [get_clocks {altera_reserved_tck}]
|
128 |
|
|
|
129 |
|
|
|
130 |
|
|
#**************************************************************
|
131 |
|
|
# Set False Path
|
132 |
|
|
#**************************************************************
|
133 |
|
|
|
134 |
|
|
set_false_path -from [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}] -to [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}]
|
135 |
|
|
set_false_path -from [get_clocks {u0|altpll_0|sd1|pll7|clk[2]}] -to [get_clocks {u0|altpll_0|sd1|pll7|clk[0]}]
|
136 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|jupdate}] -to [get_registers {*|alt_jtag_atlantic:*|jupdate1*}]
|
137 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|rdata[*]}] -to [get_registers {*|alt_jtag_atlantic*|td_shift[*]}]
|
138 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|read}] -to [get_registers {*|alt_jtag_atlantic:*|read1*}]
|
139 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|read_req}]
|
140 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|rvalid}] -to [get_registers {*|alt_jtag_atlantic*|td_shift[*]}]
|
141 |
|
|
set_false_path -from [get_registers {*|t_dav}] -to [get_registers {*|alt_jtag_atlantic:*|tck_t_dav}]
|
142 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|user_saw_rvalid}] -to [get_registers {*|alt_jtag_atlantic:*|rvalid0*}]
|
143 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|wdata[*]}] -to [get_registers *]
|
144 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|write}] -to [get_registers {*|alt_jtag_atlantic:*|write1*}]
|
145 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|write_stalled}] -to [get_registers {*|alt_jtag_atlantic:*|t_ena*}]
|
146 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|write_stalled}] -to [get_registers {*|alt_jtag_atlantic:*|t_pause*}]
|
147 |
|
|
set_false_path -from [get_registers {*|alt_jtag_atlantic:*|write_valid}]
|
148 |
|
|
set_false_path -from [get_registers {*altera_avalon_st_clock_crosser:*|in_data_buffer*}] -to [get_registers {*altera_avalon_st_clock_crosser:*|out_data_buffer*}]
|
149 |
|
|
set_false_path -to [get_keepers {*altera_std_synchronizer:*|din_s1}]
|
150 |
|
|
|
151 |
|
|
|
152 |
|
|
#**************************************************************
|
153 |
|
|
# Set Multicycle Path
|
154 |
|
|
#**************************************************************
|
155 |
|
|
|
156 |
|
|
|
157 |
|
|
|
158 |
|
|
#**************************************************************
|
159 |
|
|
# Set Maximum Delay
|
160 |
|
|
#**************************************************************
|
161 |
|
|
|
162 |
|
|
|
163 |
|
|
|
164 |
|
|
#**************************************************************
|
165 |
|
|
# Set Minimum Delay
|
166 |
|
|
#**************************************************************
|
167 |
|
|
|
168 |
|
|
|
169 |
|
|
|
170 |
|
|
#**************************************************************
|
171 |
|
|
# Set Input Transition
|
172 |
|
|
#**************************************************************
|
173 |
|
|
|