OpenCores
URL https://opencores.org/ocsvn/yacc/yacc/trunk

Subversion Repositories yacc

[/] [yacc/] [trunk/] [syn/] [altra_stratix2/] [ram_regfile32xx32_bb.v] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tak.sugawa
// megafunction wizard: %RAM: 3-PORT%VBB%
2
// GENERATION: STANDARD
3
// VERSION: WM1.0
4
// MODULE: alt3pram 
5
 
6
// ============================================================
7
// File Name: ram_regfile32xx32.v
8
// Megafunction Name(s):
9
//                      alt3pram
10
// ============================================================
11
// ************************************************************
12
// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
13
//
14
// 4.2 Build 178 01/19/2005 SP 1 SJ Web Edition
15
// ************************************************************
16
 
17
//Copyright (C) 1991-2005 Altera Corporation
18
//Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
19
//support information,  device programming or simulation file,  and any other
20
//associated  documentation or information  provided by  Altera  or a partner
21
//under  Altera's   Megafunction   Partnership   Program  may  be  used  only
22
//to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
23
//other  use  of such  megafunction  design,  netlist,  support  information,
24
//device programming or simulation file,  or any other  related documentation
25
//or information  is prohibited  for  any  other purpose,  including, but not
26
//limited to  modification,  reverse engineering,  de-compiling, or use  with
27
//any other  silicon devices,  unless such use is  explicitly  licensed under
28
//a separate agreement with  Altera  or a megafunction partner.  Title to the
29
//intellectual property,  including patents,  copyrights,  trademarks,  trade
30
//secrets,  or maskworks,  embodied in any such megafunction design, netlist,
31
//support  information,  device programming or simulation file,  or any other
32
//related documentation or information provided by  Altera  or a megafunction
33
//partner, remains with Altera, the megafunction partner, or their respective
34
//licensors. No other licenses, including any licenses needed under any third
35
//party's intellectual property, are provided herein.
36
 
37
module ram_regfile32xx32 (
38
        data,
39
        wraddress,
40
        rdaddress_a,
41
        rdaddress_b,
42
        wren,
43
        clock,
44
        qa,
45
        qb);
46
 
47
        input   [31:0]  data;
48
        input   [4:0]  wraddress;
49
        input   [4:0]  rdaddress_a;
50
        input   [4:0]  rdaddress_b;
51
        input     wren;
52
        input     clock;
53
        output  [31:0]  qa;
54
        output  [31:0]  qb;
55
 
56
endmodule
57
 
58
// ============================================================
59
// CNX file retrieval info
60
// ============================================================
61
// Retrieval info: PRIVATE: WidthData NUMERIC "32"
62
// Retrieval info: PRIVATE: WidthAddr NUMERIC "5"
63
// Retrieval info: PRIVATE: Clock NUMERIC "0"
64
// Retrieval info: PRIVATE: rden_a NUMERIC "0"
65
// Retrieval info: PRIVATE: rden_b NUMERIC "0"
66
// Retrieval info: PRIVATE: REGdata NUMERIC "1"
67
// Retrieval info: PRIVATE: REGwrite NUMERIC "1"
68
// Retrieval info: PRIVATE: REGrdaddress_a NUMERIC "1"
69
// Retrieval info: PRIVATE: REGrdaddress_b NUMERIC "1"
70
// Retrieval info: PRIVATE: REGrren_a NUMERIC "0"
71
// Retrieval info: PRIVATE: REGrren_b NUMERIC "0"
72
// Retrieval info: PRIVATE: REGqa NUMERIC "0"
73
// Retrieval info: PRIVATE: REGqb NUMERIC "0"
74
// Retrieval info: PRIVATE: enable NUMERIC "0"
75
// Retrieval info: PRIVATE: CLRdata NUMERIC "0"
76
// Retrieval info: PRIVATE: CLRwrite NUMERIC "0"
77
// Retrieval info: PRIVATE: CLRrdaddress_a NUMERIC "0"
78
// Retrieval info: PRIVATE: CLRrdaddress_b NUMERIC "0"
79
// Retrieval info: PRIVATE: CLRrren_a NUMERIC "0"
80
// Retrieval info: PRIVATE: CLRrren_b NUMERIC "0"
81
// Retrieval info: PRIVATE: CLRqa NUMERIC "0"
82
// Retrieval info: PRIVATE: CLRqb NUMERIC "0"
83
// Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
84
// Retrieval info: PRIVATE: MIFfilename STRING ""
85
// Retrieval info: PRIVATE: UseLCs NUMERIC "0"
86
// Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
87
// Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
88
// Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
89
// Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
90
// Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
91
// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Stratix II"
92
// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Stratix II"
93
// Retrieval info: CONSTANT: WIDTH NUMERIC "32"
94
// Retrieval info: CONSTANT: WIDTHAD NUMERIC "5"
95
// Retrieval info: CONSTANT: INDATA_REG STRING "INCLOCK"
96
// Retrieval info: CONSTANT: WRITE_REG STRING "INCLOCK"
97
// Retrieval info: CONSTANT: RDADDRESS_REG_A STRING "INCLOCK"
98
// Retrieval info: CONSTANT: RDADDRESS_REG_B STRING "INCLOCK"
99
// Retrieval info: CONSTANT: RDCONTROL_REG_A STRING "UNREGISTERED"
100
// Retrieval info: CONSTANT: RDCONTROL_REG_B STRING "UNREGISTERED"
101
// Retrieval info: CONSTANT: OUTDATA_REG_A STRING "UNREGISTERED"
102
// Retrieval info: CONSTANT: OUTDATA_REG_B STRING "UNREGISTERED"
103
// Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "OFF"
104
// Retrieval info: CONSTANT: OUTDATA_ACLR_B STRING "OFF"
105
// Retrieval info: CONSTANT: LPM_TYPE STRING "alt3pram"
106
// Retrieval info: CONSTANT: LPM_HINT STRING "USE_EAB=ON"
107
// Retrieval info: USED_PORT: data 0 0 32 0 INPUT NODEFVAL data[31..0]
108
// Retrieval info: USED_PORT: qa 0 0 32 0 OUTPUT NODEFVAL qa[31..0]
109
// Retrieval info: USED_PORT: qb 0 0 32 0 OUTPUT NODEFVAL qb[31..0]
110
// Retrieval info: USED_PORT: wraddress 0 0 5 0 INPUT NODEFVAL wraddress[4..0]
111
// Retrieval info: USED_PORT: rdaddress_a 0 0 5 0 INPUT NODEFVAL rdaddress_a[4..0]
112
// Retrieval info: USED_PORT: rdaddress_b 0 0 5 0 INPUT NODEFVAL rdaddress_b[4..0]
113
// Retrieval info: USED_PORT: wren 0 0 0 0 INPUT VCC wren
114
// Retrieval info: USED_PORT: clock 0 0 0 0 INPUT NODEFVAL clock
115
// Retrieval info: CONNECT: @data 0 0 32 0 data 0 0 32 0
116
// Retrieval info: CONNECT: qa 0 0 32 0 @qa 0 0 32 0
117
// Retrieval info: CONNECT: qb 0 0 32 0 @qb 0 0 32 0
118
// Retrieval info: CONNECT: @wraddress 0 0 5 0 wraddress 0 0 5 0
119
// Retrieval info: CONNECT: @rdaddress_a 0 0 5 0 rdaddress_a 0 0 5 0
120
// Retrieval info: CONNECT: @rdaddress_b 0 0 5 0 rdaddress_b 0 0 5 0
121
// Retrieval info: CONNECT: @wren 0 0 0 0 wren 0 0 0 0
122
// Retrieval info: CONNECT: @inclock 0 0 0 0 clock 0 0 0 0
123
// Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
124
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_regfile32xx32.v TRUE
125
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_regfile32xx32.inc FALSE
126
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_regfile32xx32.cmp FALSE
127
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_regfile32xx32.bsf FALSE
128
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_regfile32xx32_inst.v FALSE
129
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_regfile32xx32_bb.v TRUE

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.