1 |
41 |
rrred |
|
2 |
|
|
|
3 |
|
|
Core name: Xilinx LogiCORE IP Block Memory Generator
|
4 |
|
|
Version: 4.3
|
5 |
|
|
Release Date: September 21 2010
|
6 |
|
|
|
7 |
|
|
|
8 |
|
|
================================================================================
|
9 |
|
|
|
10 |
|
|
This document contains the following sections:
|
11 |
|
|
|
12 |
|
|
1. Introduction
|
13 |
|
|
2. New Features
|
14 |
|
|
3. Supported Devices
|
15 |
|
|
4. Resolved Issues
|
16 |
|
|
5. Known Issues
|
17 |
|
|
6. Technical Support
|
18 |
|
|
7. Core Release History
|
19 |
|
|
8. Legal Disclaimer
|
20 |
|
|
|
21 |
|
|
================================================================================
|
22 |
|
|
|
23 |
|
|
1. INTRODUCTION
|
24 |
|
|
|
25 |
|
|
For the most recent updates to the IP installation instructions for this core,
|
26 |
|
|
please go to:
|
27 |
|
|
|
28 |
|
|
http://www.xilinx.com/ipcenter/coregen/ip_update_install_instructions.htm
|
29 |
|
|
|
30 |
|
|
|
31 |
|
|
For system requirements:
|
32 |
|
|
|
33 |
|
|
http://www.xilinx.com/ipcenter/coregen/ip_update_system_requirements.htm
|
34 |
|
|
|
35 |
|
|
|
36 |
|
|
|
37 |
|
|
This file contains release notes for the Xilinx LogiCORE IP Block Memory
|
38 |
|
|
Generator v4.3 solution. For the latest core updates, see the product page at:
|
39 |
|
|
|
40 |
|
|
http://www.xilinx.com/products/ipcenter/Block_Memory_Generator.htm
|
41 |
|
|
|
42 |
|
|
|
43 |
|
|
2. NEW FEATURES
|
44 |
|
|
|
45 |
|
|
- ISE 12.3 support
|
46 |
|
|
- Soft-ECC support for Virtex-6 and Spartan-6 devices
|
47 |
|
|
|
48 |
|
|
3. SUPPORTED DEVICES
|
49 |
|
|
|
50 |
|
|
SPARTAN-3, SPARTAN-3 XA, SPARTAN-3E SPARTAN-3E XA, SPARTAN-3A, SPARTAN-3A XA,
|
51 |
|
|
SPARTAN-3ADSP, SPARTAN-3ADSP XA, SPARTAN-6, SPARTAN-6L, SPARTAN-6 XA
|
52 |
|
|
VIRTEX-4, VIRTEX-5, VIRTEX-6, VIRTEX-6L , QVIRTEX-6
|
53 |
|
|
QVIRTEX-4, QRVIRTEX-4, QVIRTEX-5
|
54 |
|
|
|
55 |
|
|
4. RESOLVED ISSUES
|
56 |
|
|
|
57 |
|
|
- Spartan-6 BRAM Memory collision error
|
58 |
|
|
- Version fixed : 4.3
|
59 |
|
|
1. When the user selects SDP - in Virtex-6 devices
|
60 |
|
|
Solution: For SDP configuration, the write_mode is set as Read_First when Common Clock is enabled otherwise the write_mode is set as Write_First
|
61 |
|
|
- CR 564035
|
62 |
|
|
|
63 |
|
|
5. KNOWN ISSUES
|
64 |
|
|
|
65 |
|
|
The following are known issues for v4.3 of this core at time of release:
|
66 |
|
|
|
67 |
|
|
- Virtex-6 BRAM Memory collision error
|
68 |
|
|
|
69 |
|
|
1. When the user selects TDP (write_mode= Read First)
|
70 |
|
|
Impact: User will have to consider collision Issue
|
71 |
|
|
|
72 |
|
|
- Spartan-6 BRAM Memory collision error
|
73 |
|
|
1. When the user selects TDP (write_mode= Read First)
|
74 |
|
|
Impact: User will have to consider collision Issue
|
75 |
|
|
|
76 |
|
|
Note: Refer to UG383, 'Conflict Avoidance' section while using TDP Memory, with
|
77 |
|
|
Write Mode = Read First in conjunction with asynchronous clocking
|
78 |
|
|
|
79 |
|
|
- Power estimation figures in the datasheet are preliminary.
|
80 |
|
|
|
81 |
|
|
- Core does not generate for large memories. Depending on the
|
82 |
|
|
machine the ISE CORE Generator software runs on, the maximum size of the memory that
|
83 |
|
|
can be generated will vary. For example, a Dual Pentium-4 server
|
84 |
|
|
with 2 GB RAM can generate a memory core of size 1.8 MBits or 230 KBytes
|
85 |
|
|
- CR 415768
|
86 |
|
|
- AR 24034
|
87 |
|
|
|
88 |
|
|
- Out-of-range address input can cause the core to generate X's on the DOUT bus
|
89 |
|
|
- AR 23744
|
90 |
|
|
|
91 |
|
|
- When the IP core is generated for Spartan-6 devices, the core should combine
|
92 |
|
|
two adjacent 9k BRAMs into one 18K BRAM.
|
93 |
|
|
- CR 526429
|
94 |
|
|
|
95 |
|
|
The most recent information, including known issues, workarounds, and resolutions for
|
96 |
|
|
this version is provided in the IP Release Notes User Guide located at
|
97 |
|
|
|
98 |
|
|
www.xilinx.com/support/documentation/user_guides/xtp025.pdf
|
99 |
|
|
|
100 |
|
|
6. TECHNICAL SUPPORT
|
101 |
|
|
|
102 |
|
|
To obtain technical support, create a WebCase at www.xilinx.com/support.
|
103 |
|
|
Questions are routed to a team with expertise using this product.
|
104 |
|
|
|
105 |
|
|
Xilinx provides technical support for use of this product when used
|
106 |
|
|
according to the guidelines described in the core documentation, and
|
107 |
|
|
cannot guarantee timing, functionality, or support of this product for
|
108 |
|
|
designs that do not follow specified guidelines.
|
109 |
|
|
|
110 |
|
|
7. CORE RELEASE HISTORY
|
111 |
|
|
|
112 |
|
|
Date By Version Description
|
113 |
|
|
================================================================================
|
114 |
|
|
09/21/2010 Xilinx, Inc. 4.3 ISE 12.3 support;
|
115 |
|
|
07/23/2010 Xilinx, Inc. 4.2 ISE 12.2 support;
|
116 |
|
|
04/19/2010 Xilinx, Inc. 4.1 ISE 12.1 support;
|
117 |
|
|
03/09/2010 Xilinx, Inc. 3.3 rev 2 Fix for V6 Memory collision issue
|
118 |
|
|
12/02/2009 Xilinx, Inc. 3.3 rev 1 ISE 11.4 support; Spartan-6 Low Power
|
119 |
|
|
Device support; Automotive Spartan 3A
|
120 |
|
|
DSP device support
|
121 |
|
|
09/16/2009 Xilinx, Inc. 3.3 Revised to v3.3
|
122 |
|
|
06/24/2009 Xilinx, Inc. 3.2 Revised to v3.2
|
123 |
|
|
04/24/2009 Xilinx, Inc. 3.1 Revised to v3.1
|
124 |
|
|
09/19/2008 Xilinx, Inc. 2.8 Revised to v2.8
|
125 |
|
|
03/24/2008 Xilinx, Inc. 2.7 10.1 support; Revised to v2.7
|
126 |
|
|
10/03/2007 Xilinx, Inc. 2.6 Revised to v2.6
|
127 |
|
|
07/2007 Xilinx, Inc. 2.5 Revised to v2.5
|
128 |
|
|
04/2007 Xilinx, Inc. 2.4 Revised to v2.4 rev 1
|
129 |
|
|
02/2007 Xilinx, Inc. 2.4 Revised to v2.4
|
130 |
|
|
11/2006 Xilinx, Inc. 2.3 Revised to v2.3
|
131 |
|
|
09/2006 Xilinx, Inc. 2.2 Revised to v2.2
|
132 |
|
|
06/2006 Xilinx, Inc. 2.1 Revised to v2.1
|
133 |
|
|
01/2006 Xilinx, Inc. 1.1 Initial release
|
134 |
|
|
================================================================================
|
135 |
|
|
|
136 |
|
|
8. Legal Disclaimer
|
137 |
|
|
|
138 |
|
|
(c) Copyright 2006 - 2010 Xilinx, Inc. All rights reserved.
|
139 |
|
|
|
140 |
|
|
This file contains confidential and proprietary information
|
141 |
|
|
of Xilinx, Inc. and is protected under U.S. and
|
142 |
|
|
international copyright and other intellectual property
|
143 |
|
|
laws.
|
144 |
|
|
|
145 |
|
|
DISCLAIMER
|
146 |
|
|
This disclaimer is not a license and does not grant any
|
147 |
|
|
rights to the materials distributed herewith. Except as
|
148 |
|
|
otherwise provided in a valid license issued to you by
|
149 |
|
|
Xilinx, and to the maximum extent permitted by applicable
|
150 |
|
|
law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND
|
151 |
|
|
WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES
|
152 |
|
|
AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING
|
153 |
|
|
BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-
|
154 |
|
|
INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and
|
155 |
|
|
(2) Xilinx shall not be liable (whether in contract or tort,
|
156 |
|
|
including negligence, or under any other theory of
|
157 |
|
|
liability) for any loss or damage of any kind or nature
|
158 |
|
|
related to, arising under or in connection with these
|
159 |
|
|
materials, including for any direct, or any indirect,
|
160 |
|
|
special, incidental, or consequential loss or damage
|
161 |
|
|
(including loss of data, profits, goodwill, or any type of
|
162 |
|
|
loss or damage suffered as a result of any action brought
|
163 |
|
|
by a third party) even if such damage or loss was
|
164 |
|
|
reasonably foreseeable or Xilinx had been advised of the
|
165 |
|
|
possibility of the same.
|
166 |
|
|
|
167 |
|
|
CRITICAL APPLICATIONS
|
168 |
|
|
Xilinx products are not designed or intended to be fail-
|
169 |
|
|
safe, or for use in any application requiring fail-safe
|
170 |
|
|
performance, such as life-support or safety devices or
|
171 |
|
|
systems, Class III medical devices, nuclear facilities,
|
172 |
|
|
applications related to the deployment of airbags, or any
|
173 |
|
|
other applications that could lead to death, personal
|
174 |
|
|
injury, or severe property or environmental damage
|
175 |
|
|
(individually and collectively, "Critical
|
176 |
|
|
Applications"). Customer assumes the sole risk and
|
177 |
|
|
liability of any use of Xilinx products in Critical
|
178 |
|
|
Applications, subject only to applicable laws and
|
179 |
|
|
regulations governing limitations on product liability.
|
180 |
|
|
|
181 |
|
|
THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS
|
182 |
|
|
PART OF THIS FILE AT ALL TIMES.
|
183 |
|
|
|