OpenCores
URL https://opencores.org/ocsvn/a-z80/a-z80/trunk

Subversion Repositories a-z80

[/] [a-z80/] [trunk/] [cpu/] [control/] [ir.v] - Blame information for rev 16

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 3 gdevic
// Copyright (C) 1991-2013 Altera Corporation
2
// Your use of Altera Corporation's design tools, logic functions 
3
// and other software and tools, and its AMPP partner logic 
4
// functions, and any output files from any of the foregoing 
5
// (including device programming or simulation files), and any 
6
// associated documentation or information are expressly subject 
7
// to the terms and conditions of the Altera Program License 
8
// Subscription Agreement, Altera MegaCore Function License 
9
// Agreement, or other applicable license agreement, including, 
10
// without limitation, that your use is for the sole purpose of 
11
// programming logic devices manufactured by Altera and sold by 
12
// Altera or its authorized distributors.  Please refer to the 
13
// applicable agreement for further details.
14
 
15
// PROGRAM              "Quartus II 64-Bit"
16
// VERSION              "Version 13.0.1 Build 232 06/12/2013 Service Pack 1 SJ Web Edition"
17 16 gdevic
// CREATED              "Sat Dec 10 08:56:46 2016"
18 3 gdevic
 
19
module ir(
20
        ctl_ir_we,
21
        clk,
22 8 gdevic
        nreset,
23 16 gdevic
        nhold_clk_wait,
24 3 gdevic
        db,
25
        opcode
26
);
27
 
28
 
29
input wire      ctl_ir_we;
30
input wire      clk;
31 8 gdevic
input wire      nreset;
32 16 gdevic
input wire      nhold_clk_wait;
33 3 gdevic
input wire      [7:0] db;
34
output reg      [7:0] opcode;
35
 
36 13 gdevic
wire    SYNTHESIZED_WIRE_0;
37 3 gdevic
 
38
 
39
 
40
 
41 16 gdevic
assign  SYNTHESIZED_WIRE_0 = ctl_ir_we & nhold_clk_wait;
42 3 gdevic
 
43 13 gdevic
 
44 8 gdevic
always@(posedge clk or negedge nreset)
45 3 gdevic
begin
46 8 gdevic
if (!nreset)
47
        begin
48
        opcode[7:0] <= 8'b00000000;
49
        end
50
else
51 16 gdevic
if (SYNTHESIZED_WIRE_0)
52 3 gdevic
        begin
53
        opcode[7:0] <= db[7:0];
54
        end
55
end
56
 
57
 
58
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.