OpenCores
URL https://opencores.org/ocsvn/a-z80/a-z80/trunk

Subversion Repositories a-z80

[/] [a-z80/] [trunk/] [cpu/] [registers/] [test_regfile.sv] - Blame information for rev 3

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 3 gdevic
//==============================================================
2
// Test register file block (without reg. control unit)
3
//==============================================================
4
`timescale 100 ns/ 100 ns
5
 
6
module test_regfile;
7
 
8
// ----------------- CLOCKS AND RESET -----------------
9
// Define one full T-clock cycle delay
10
`define T #2
11
bit clk = 1;
12
initial repeat (10) #1 clk = ~clk;
13
 
14
// ----------------- BUSES -----------------
15
// We have 4 Bi-directional buses that can also be 3-stated:
16
// On the address-side, there are high and low 8-bit buses
17
reg  [7:0] db_lo_as;        // Drive it using this bus
18
wire [7:0] db_lo_as_sig;    // Read it using this bus
19
 
20
reg  [7:0] db_hi_as;        // Drive it using this bus
21
wire [7:0] db_hi_as_sig;    // Read it using this bus
22
 
23
// ----------------- BUSES -----------------
24
// On the data-side, there are high and low 8-bit buses
25
reg  [7:0] db_lo_ds;        // Drive it using this bus
26
wire [7:0] db_lo_ds_sig;    // Read it using this bus
27
 
28
reg  [7:0] db_hi_ds;        // Drive it using this bus
29
wire [7:0] db_hi_ds_sig;    // Read it using this bus
30
 
31
// ----------------- CONTROL -----------------
32
reg ctl_sw_4u_sig;          // Bus switch #4 upstream gate
33
reg ctl_sw_4d_sig;          // Bus switch #4 downstream gate
34
 
35
// ----------------- GP REGS -----------------
36
reg reg_sel_af_sig;         // Select AF register
37
reg reg_sel_af2_sig;        // ...
38
reg reg_sel_bc_sig;
39
reg reg_sel_bc2_sig;
40
reg reg_sel_de_sig;
41
reg reg_sel_de2_sig;
42
reg reg_sel_hl_sig;
43
reg reg_sel_hl2_sig;
44
reg reg_sel_ix_sig;
45
reg reg_sel_iy_sig;
46
reg reg_sel_wz_sig;
47
reg reg_sel_sp_sig;
48
 
49
reg reg_sel_gp_hi_sig;      // Select high byte of a GP register
50
reg reg_sel_gp_lo_sig;      // Select low byte of a GP register
51
reg reg_gp_oe_sig;          // Write selected GP register to the data bus
52
 
53
// ----------------- SYSTEM REGS -----------------
54
reg reg_sel_pc_sig;         // Select PC register
55
reg reg_sel_ir_sig;         // Select IR register
56
 
57
reg reg_sel_sys_hi_sig;     // Select high byte of a system register
58
reg reg_sel_sys_lo_sig;     // Select low byte of a system register
59
reg reg_sys_oe_sig;         // Write selected system register to the data bus
60
 
61
// ----------------- TEST -------------------
62
`define CHECK(arg) \
63
   assert(db_sig===arg);
64
 
65
initial begin
66
    ctl_sw_4d_sig = 0;
67
    ctl_sw_4u_sig = 0;
68
 
69
    reg_sel_af_sig = 0;         // Select AF register
70
    reg_sel_af2_sig = 0;        // ...
71
    reg_sel_bc_sig = 0;
72
    reg_sel_bc2_sig = 0;
73
    reg_sel_de_sig = 0;
74
    reg_sel_de2_sig = 0;
75
    reg_sel_hl_sig = 0;
76
    reg_sel_hl2_sig = 0;
77
    reg_sel_ix_sig = 0;
78
    reg_sel_iy_sig = 0;
79
    reg_sel_wz_sig = 0;
80
    reg_sel_sp_sig = 0;
81
 
82
    reg_sel_gp_hi_sig = 0;      // Select high byte of a GP register
83
    reg_sel_gp_lo_sig = 0;      // Select low byte of a GP register
84
    reg_gp_oe_sig = 0;          // Write selected GP register to the data bus
85
 
86
    reg_sel_pc_sig = 0;         // Select PC register
87
    reg_sel_ir_sig = 0;         // Select IR register
88
 
89
    reg_sel_sys_hi_sig = 0;     // Select high byte of a system register
90
    reg_sel_sys_lo_sig = 0;     // Select low byte of a system register
91
    reg_sys_oe_sig = 0;         // Write selected system register to the data bus
92
 
93
    // Test bidirectional data buses and leave them at Z
94
    `T  db_lo_as = 8'hAA;
95
        db_hi_as = 8'h55;
96
        db_lo_ds   = 8'hCA;
97
        db_hi_ds   = 8'hFE;
98
 
99
    `T  db_lo_as = 'z;
100
        db_hi_as = 'z;
101
        db_lo_ds   = 'z;
102
        db_hi_ds   = 'z;
103
 
104
    // Store a value in a GP register and read it back
105
    `T  db_lo_ds = 8'h12;
106
        db_hi_ds = 8'h34;
107
        reg_sel_gp_hi_sig = 1;
108
        reg_sel_gp_lo_sig = 1;
109
        reg_sel_af_sig = 1;
110
    `T  db_lo_ds = 'z;
111
        db_hi_ds = 'z;
112
        reg_sel_af_sig = 0;
113
    `T
114
    `T  reg_sel_gp_hi_sig = 1;
115
        reg_sel_gp_lo_sig = 1;
116
        reg_sel_af_sig = 1;
117
        reg_gp_oe_sig = 1;
118
    `T
119
 
120
    `T  $display("End of test");
121
end
122
 
123
// Drive 3-state bidirectional buses with these statements
124
assign db_lo_as_sig = db_lo_as;
125
assign db_hi_as_sig = db_hi_as;
126
 
127
assign db_lo_ds_sig = db_lo_ds;
128
assign db_hi_ds_sig = db_hi_ds;
129
 
130
//--------------------------------------------------------------
131
// Instantiate register file block
132
//--------------------------------------------------------------
133
 
134
reg_file reg_file_inst
135
(
136
    .reg_sel_sys_lo(reg_sel_sys_lo_sig) ,   // input  reg_sel_sys_lo_sig
137
    .reg_sel_gp_lo(reg_sel_gp_lo_sig) ,     // input  reg_sel_gp_lo_sig
138
    .reg_sel_sys_hi(reg_sel_sys_hi_sig) ,   // input  reg_sel_sys_hi_sig
139
    .reg_sel_gp_hi(reg_sel_gp_hi_sig) ,     // input  reg_sel_gp_hi_sig
140
    .reg_sel_ir(reg_sel_ir_sig) ,           // input  reg_sel_ir_sig
141
    .reg_sel_pc(reg_sel_pc_sig) ,           // input  reg_sel_pc_sig
142
    .ctl_sw_4d(ctl_sw_4d_sig) ,             // input  ctl_sw_4d_sig
143
    .ctl_sw_4u(ctl_sw_4u_sig) ,             // input  ctl_sw_4u_sig
144
    .reg_sel_wz(reg_sel_wz_sig) ,           // input  reg_sel_wz_sig
145
    .reg_sel_sp(reg_sel_sp_sig) ,           // input  reg_sel_sp_sig
146
    .reg_sel_iy(reg_sel_iy_sig) ,           // input  reg_sel_iy_sig
147
    .reg_sel_ix(reg_sel_ix_sig) ,           // input  reg_sel_ix_sig
148
    .reg_sel_hl2(reg_sel_hl2_sig) ,         // input  reg_sel_hl2_sig
149
    .reg_sel_hl(reg_sel_hl_sig) ,           // input  reg_sel_hl_sig
150
    .reg_sel_de2(reg_sel_de2_sig) ,         // input  reg_sel_de2_sig
151
    .reg_sel_de(reg_sel_de_sig) ,           // input  reg_sel_de_sig
152
    .reg_sel_bc2(reg_sel_bc2_sig) ,         // input  reg_sel_bc2_sig
153
    .reg_sel_bc(reg_sel_bc_sig) ,           // input  reg_sel_bc_sig
154
    .reg_sel_af2(reg_sel_af2_sig) ,         // input  reg_sel_af2_sig
155
    .reg_sel_af(reg_sel_af_sig) ,           // input  reg_sel_af_sig
156
    .reg_gp_we(reg_gp_we_sig) ,             // input  reg_gp_we_sig
157
    .reg_sys_we_lo(reg_sys_we_lo_sig) ,     // input  reg_sys_we_lo_sig
158
    .reg_sys_we_hi(reg_sys_we_hi_sig) ,     // input  reg_sys_we_hi_sig
159
    .ctl_reg_in_hi(ctl_reg_in_hi_sig) ,     // input  ctl_reg_in_hi_sig
160
    .ctl_reg_in_lo(ctl_reg_in_lo_sig) ,     // input  ctl_reg_in_lo_sig
161
    .ctl_reg_out_lo(ctl_reg_out_lo_sig) ,   // input  ctl_reg_out_lo_sig
162
    .ctl_reg_out_hi(ctl_reg_out_hi_sig) ,   // input  ctl_reg_out_hi_sig
163
    .clk(clk) ,                             // input  clk_sig
164
    .db_lo_ds(db_lo_ds_sig) ,               // inout [7:0] db_lo_ds_sig
165
    .db_hi_ds(db_hi_ds_sig) ,               // inout [7:0] db_hi_ds_sig
166
    .db_lo_as(db_lo_as_sig) ,               // inout [7:0] db_lo_as_sig
167
    .db_hi_as(db_hi_as_sig)                 // inout [7:0] db_hi_as_sig
168
);
169
 
170
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.