OpenCores
URL https://opencores.org/ocsvn/a-z80/a-z80/trunk

Subversion Repositories a-z80

[/] [a-z80/] [trunk/] [host/] [basic_nexys3/] [cscope.cdc] - Blame information for rev 8

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 8 gdevic
#ChipScope Core Inserter Project File Version 3.0
2
#Sat Mar 05 11:38:40 CST 2016
3
Project.device.designInputFile=R\:\\Z80\\host\\basic_nexys3\\work\\host_cs.ngc
4
Project.device.designOutputFile=R\:\\Z80\\host\\basic_nexys3\\work\\host_cs.ngc
5
Project.device.deviceFamily=18
6
Project.device.enableRPMs=true
7
Project.device.outputDirectory=R\:\\Z80\\host\\basic_nexys3\\work\\_ngo
8
Project.device.useSRL16=true
9
Project.filter.dimension=19
10
Project.filter<0>=
11
Project.filter<10>=*d*
12
Project.filter<11>=*sw*
13
Project.filter<12>=*4u*
14
Project.filter<13>=*db2*
15
Project.filter<14>=*db1*
16
Project.filter<15>=*db0*
17
Project.filter<16>=*rfsh*
18
Project.filter<17>=*M1*
19
Project.filter<18>=m1
20
Project.filter<1>=bus_*
21
Project.filter<2>=GPIO_1*
22
Project.filter<3>=GPIO_0*
23
Project.filter<4>=*T*
24
Project.filter<5>=T*
25
Project.filter<6>=*ctl_reg*
26
Project.filter<7>=ctl_reg*
27
Project.filter<8>=GPIO_2*
28
Project.filter<9>=*D*
29
Project.icon.boundaryScanChain=1
30
Project.icon.enableExtTriggerIn=false
31
Project.icon.enableExtTriggerOut=false
32
Project.icon.triggerInPinName=
33
Project.icon.triggerOutPinName=
34
Project.unit.dimension=1
35
Project.unit<0>.clockChannel=clk_cpu
36
Project.unit<0>.clockEdge=Rising
37
Project.unit<0>.dataChannel<0>=GPIO_0_0_OBUF
38
Project.unit<0>.dataChannel<10>=GPIO_2_0_OBUFT
39
Project.unit<0>.dataChannel<11>=GPIO_2_1_OBUFT
40
Project.unit<0>.dataChannel<12>=GPIO_2_2_OBUFT
41
Project.unit<0>.dataChannel<13>=GPIO_2_3_OBUFT
42
Project.unit<0>.dataChannel<14>=GPIO_2_4_OBUFT
43
Project.unit<0>.dataChannel<15>=GPIO_2_5_OBUFT
44
Project.unit<0>.dataChannel<16>=GPIO_2_6_OBUFT
45
Project.unit<0>.dataChannel<17>=GPIO_2_7_OBUFT
46
Project.unit<0>.dataChannel<18>=z80_/ir_ opcode<0>
47
Project.unit<0>.dataChannel<19>=z80_/ir_ opcode<1>
48
Project.unit<0>.dataChannel<1>=GPIO_0_1_OBUF
49
Project.unit<0>.dataChannel<20>=z80_/ir_ opcode<2>
50
Project.unit<0>.dataChannel<21>=z80_/ir_ opcode<3>
51
Project.unit<0>.dataChannel<22>=z80_/ir_ opcode<4>
52
Project.unit<0>.dataChannel<23>=z80_/ir_ opcode<5>
53
Project.unit<0>.dataChannel<24>=z80_/ir_ opcode<6>
54
Project.unit<0>.dataChannel<25>=z80_/ir_ opcode<7>
55
Project.unit<0>.dataChannel<26>=nRD
56
Project.unit<0>.dataChannel<27>=nWR
57
Project.unit<0>.dataChannel<28>=z80_/nM1_out
58
Project.unit<0>.dataChannel<29>=z80_/nRFSH_out
59
Project.unit<0>.dataChannel<2>=GPIO_0_2_OBUF
60
Project.unit<0>.dataChannel<30>=z80_/db0<0>
61
Project.unit<0>.dataChannel<31>=z80_/db0<1>
62
Project.unit<0>.dataChannel<32>=z80_/db1<0>
63
Project.unit<0>.dataChannel<33>=z80_/db1<1>
64
Project.unit<0>.dataChannel<34>=z80_/db2<0>
65
Project.unit<0>.dataChannel<35>=z80_/db2<1>
66
Project.unit<0>.dataChannel<36>=z80_/ctl_reg_out_hi
67
Project.unit<0>.dataChannel<37>=z80_/ctl_reg_out_lo
68
Project.unit<0>.dataChannel<38>=z80_/ctl_sw_4u
69
Project.unit<0>.dataChannel<39>=z80_/ctl_sw_4d
70
Project.unit<0>.dataChannel<3>=GPIO_0_3_OBUF
71
Project.unit<0>.dataChannel<40>=z80_/ctl_reg_in_lo
72
Project.unit<0>.dataChannel<41>=z80_/ctl_reg_in_hi
73
Project.unit<0>.dataChannel<42>=z80_/sequencer_ DFFE_T1_ff
74
Project.unit<0>.dataChannel<43>=z80_/sequencer_ DFFE_T2_ff
75
Project.unit<0>.dataChannel<44>=z80_/sequencer_ DFFE_T3_ff
76
Project.unit<0>.dataChannel<45>=z80_/sequencer_ DFFE_T4_ff
77
Project.unit<0>.dataChannel<46>=z80_/sequencer_ DFFE_T5_ff
78
Project.unit<0>.dataChannel<47>=z80_/pin_control_ bus_db_pin_re
79
Project.unit<0>.dataChannel<48>=z80_/pin_control_ bus_ab_pin_we
80
Project.unit<0>.dataChannel<49>=z80_/pin_control_ bus_db_pin_oe
81
Project.unit<0>.dataChannel<4>=GPIO_0_4_OBUF
82
Project.unit<0>.dataChannel<5>=GPIO_0_5_OBUF
83
Project.unit<0>.dataChannel<6>=GPIO_0_6_OBUF
84
Project.unit<0>.dataChannel<7>=GPIO_0_7_OBUF
85
Project.unit<0>.dataChannel<8>=GPIO_1_0_OBUF
86
Project.unit<0>.dataChannel<9>=GPIO_1_1_OBUF
87
Project.unit<0>.dataDepth=1024
88
Project.unit<0>.dataEqualsTrigger=false
89
Project.unit<0>.dataPortWidth=50
90
Project.unit<0>.enableGaps=false
91
Project.unit<0>.enableStorageQualification=true
92
Project.unit<0>.enableTimestamps=false
93
Project.unit<0>.timestampDepth=0
94
Project.unit<0>.timestampWidth=0
95
Project.unit<0>.triggerChannel<0><0>=z80_/nreset
96
Project.unit<0>.triggerConditionCountWidth=0
97
Project.unit<0>.triggerMatchCount<0>=1
98
Project.unit<0>.triggerMatchCountWidth<0><0>=0
99
Project.unit<0>.triggerMatchType<0><0>=5
100
Project.unit<0>.triggerPortCount=1
101
Project.unit<0>.triggerPortIsData<0>=true
102
Project.unit<0>.triggerPortWidth<0>=1
103
Project.unit<0>.triggerSequencerLevels=16
104
Project.unit<0>.triggerSequencerType=1
105
Project.unit<0>.type=ilapro

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.