OpenCores
URL https://opencores.org/ocsvn/ahbmaster/ahbmaster/trunk

Subversion Repositories ahbmaster

[/] [ahbmaster/] [trunk/] [test79_AHBmaster/] [synthesis/] [synlog/] [AHBMASTER_FIC_premap.srr] - Blame information for rev 3

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 3 uson
# Sat Jun 02 22:49:59 2018
2
 
3
Synopsys Microsemi Technology Pre-mapping, Version mapact, Build 1920R, Built Nov 17 2016 09:40:34
4
Copyright (C) 1994-2016 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.
5
Product Version L-2016.09M-2
6
 
7
Mapper Startup Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 98MB peak: 99MB)
8
 
9
@A: MF827 |No constraint file specified.
10
@L: C:\Actelprj\test79_AHBmaster\synthesis\AHBMASTER_FIC_scck.rpt
11
Printing clock  summary report in "C:\Actelprj\test79_AHBmaster\synthesis\AHBMASTER_FIC_scck.rpt" file
12
@N: MF248 |Running in 64-bit mode.
13
@N: MF667 |Clock conversion disabled. (Command "set_option -fix_gated_and_generated_clocks 0" in the project file.)
14
 
15
Design Input Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 99MB peak: 101MB)
16
 
17
 
18
Mapper Initialization Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 99MB peak: 101MB)
19
 
20
 
21
Finished netlist restructuring (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 107MB peak: 109MB)
22
 
23
 
24
 
25
Clock Summary
26
*****************
27
 
28
Start                  Requested     Requested     Clock        Clock                   Clock
29
Clock                  Frequency     Period        Type         Group                   Load
30
---------------------------------------------------------------------------------------------
31
AHBMASTER_FIC|HCLK     100.0 MHz     10.000        inferred     Inferred_clkgroup_0     173
32
=============================================================================================
33
 
34
@W: MT530 :"c:\actelprj\test79_ahbmaster\hdl\ahbmaster_fic.vhd":106:2:106:3|Found inferred clock AHBMASTER_FIC|HCLK which controls 173 sequential elements including HADDR[31:0]. This clock has no specified timing constraint which may adversely impact design performance.
35
 
36
Finished Pre Mapping Phase.
37
@N: BN225 |Writing default property annotation file C:\Actelprj\test79_AHBmaster\synthesis\AHBMASTER_FIC.sap.
38
 
39
Starting constraint checker (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 107MB peak: 109MB)
40
 
41
Encoding state machine ahb_fsm_current_state[0:6] (in view: work.AHBMASTER_FIC(rtl))
42
original code -> new code
43
   000 -> 0000001
44
   001 -> 0000010
45
   010 -> 0000100
46
   011 -> 0001000
47
   100 -> 0010000
48
   101 -> 0100000
49
   110 -> 1000000
50
None
51
None
52
 
53
Finished constraint checker (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 108MB peak: 109MB)
54
 
55
Pre-mapping successful!
56
 
57
At Mapper Exit (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 23MB peak: 109MB)
58
 
59
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
60
# Sat Jun 02 22:49:59 2018
61
 
62
###########################################################]

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.