OpenCores
URL https://opencores.org/ocsvn/an-fpga-implementation-of-low-latency-noc-based-mpsoc/an-fpga-implementation-of-low-latency-noc-based-mpsoc/trunk

Subversion Repositories an-fpga-implementation-of-low-latency-noc-based-mpsoc

[/] [an-fpga-implementation-of-low-latency-noc-based-mpsoc/] [trunk/] [mpsoc/] [change.log] - Blame information for rev 47

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 25 alirezamon
All notable changes to this project will be documented in this file.
2
 
3 45 alirezamon
##[1.9.1] -24-07-2019
4
## changed
5 47 alirezamon
- Some bugs are fixed in jtag interface & mpsoc custom parameter setting.
6 43 alirezamon
 
7
##[1.9.0] -30-04-2019
8
## Added
9
- add single flit sized packet support
10
- add new topologies: Fattree, tree, concentrated mesh (Cmesh)
11
- Topology Diagram Viewer
12
 
13
## changed
14
- The endpoint and router addresses format has been changed to support different topologies.
15
 
16
 
17
 
18 42 alirezamon
##[1.8.2] -13-12-2018
19
## Added
20
- add latency standard deviation to simulation results graphs
21
- add Simple message passing demo on 4×4 MPSoC
22
- add some error flags to NI
23
## changed
24
- fix some bugs in NI
25
- Enable Verilator simulation on MPSoC
26
 
27 43 alirezamon
##[1.8.1] - 30-7-2018
28
## Added
29
-  GUI for setting Linux variables
30
## changed
31
-  Support NoC Simulation for packet payload width larger than 32-bits and core number larger than 64.
32 42 alirezamon
 
33 43 alirezamon
 
34 41 alirezamon
##[1.8.1] - 30-7-2018
35
## Added
36
-  GUI for setting Linux variables
37
## changed
38
-  Support NoC Simulation for packet payload width larger than 32-bits and core number larger than 64.
39
 
40
 
41 38 alirezamon
##[1.8.0] - 16-5-2018
42
## Added
43
-  Support hard-built QoS/EoS support in NoC using weighted Round-Robin arbiter
44
-  Add real application task grah simulation support in NoC simulator
45
-  add new
46
-  Add two new (OpenRISC) softprocessors: Or1200 & Mor1kx
47 41 alirezamon
-  Add documentation for timer, ni-master, ni-slave, memory, and dma IP cores.
48 38 alirezamon
-  Add User manual file
49 41 alirezamon
-  Add USB blaster II support in JTAG controller
50 38 alirezamon
-  Add GUI for adding new Altera FPGA boards.
51 41 alirezamon
-  The simulator/ emulator now can provide additional simulation results
52 38 alirezamon
        (a) Average latency per average desired flit injection ratio
53
        (b) Average throughput per average desired flit injection ratio
54
        (c) send/received packets number for each router at different injection ratios
55
        (d) send/received worst-case delay for each router at different injection ratios
56
        (e) Simulation execution clock cycles
57
## changed
58 41 alirezamon
-  Fixed the bug in NoC that halts the simulation when B is defined as 2.
59 38 alirezamon
-  Support Burst Type Extension for Incrementing and Decrementing bursts in RAM controller
60 28 alirezamon
 
61 38 alirezamon
 
62 34 alirezamon
##[1.7.0] - 15-7-2017
63
## Added
64
-  Software compilation text-editor
65 41 alirezamon
-  Processing tile Diagram Viewer
66 34 alirezamon
-  Modelsim/Verilator/QuartusII GUI compilation assist
67
-  Multi-channel DMA
68
## changed
69
-  New multi-channel DMA-based NI
70
 
71
 
72 32 alirezamon
##[1.6.0] - 6-3-2017
73
## Added
74 34 alirezamon
-  NoC GUI simulator (using Verilator)
75 32 alirezamon
 
76
 
77 31 alirezamon
##[1.5.2] - 22-2-2017
78
## changed
79 41 alirezamon
- Fixed bug in wishbone bus
80 31 alirezamon
 
81 41 alirezamon
 
82 28 alirezamon
##[1.5.1] - 3-2-2017
83
## changed
84
- src_c/jtag_main.c:  variable length memory support is added.
85 41 alirezamon
- NoC emulator:  Jtag tabs are reduced to total of 3. A 64 core 2-VC NoC emulation is successfully tested on DE4 FPGA board.
86 34 alirezamon
- ssa: Now can work with fully adaptive routing.
87 28 alirezamon
 
88
 
89 25 alirezamon
##[1.5.0] - 13-10-2016
90
### Added
91
- static straight allocator (SSA) which accelerates packets traversing to the same direction to the NoC router.
92
- NoC emulator.
93
- Jtag_wb: allow access to the wishbone bus slave ports via Jtag.
94
- Jtag_main: A C code which allows host PC to have access to the jtag_wb.
95
## changed
96
- Memory IP cores are categorized into two IPs: Single and double port.
97
- The access via jtag_wb or Altera In-System Memory Content Editor is added as optional via parameter setting for single port memory.
98
 
99
 
100
##[1.0.0] - 27-1-2016
101
### added
102
- ProNoC: new version with GUI generator
103
- Interface generator
104
- IP generator
105
- Processing tile generator
106
- NoC based MCSoC generator

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.