OpenCores
URL https://opencores.org/ocsvn/ao486/ao486/trunk

Subversion Repositories ao486

[/] [ao486/] [trunk/] [rtl/] [soc/] [pic/] [pic_hw.tcl] - Blame information for rev 2

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 alfik
# TCL File Generated by Component Editor 13.1
2
# Fri Jan 17 22:12:28 CET 2014
3
# DO NOT MODIFY
4
 
5
 
6
# 
7
# pic "pic" v1.0
8
#  2014.01.17.22:12:28
9
# 
10
# 
11
 
12
# 
13
# request TCL package from ACDS 13.1
14
# 
15
package require -exact qsys 13.1
16
 
17
 
18
# 
19
# module pic
20
# 
21
set_module_property DESCRIPTION ""
22
set_module_property NAME pic
23
set_module_property VERSION 1.0
24
set_module_property INTERNAL false
25
set_module_property OPAQUE_ADDRESS_MAP true
26
set_module_property GROUP ao486
27
set_module_property AUTHOR ""
28
set_module_property DISPLAY_NAME pic
29
set_module_property INSTANTIATE_IN_SYSTEM_MODULE true
30
set_module_property EDITABLE true
31
set_module_property ANALYZE_HDL AUTO
32
set_module_property REPORT_TO_TALKBACK false
33
set_module_property ALLOW_GREYBOX_GENERATION false
34
 
35
 
36
# 
37
# file sets
38
# 
39
add_fileset QUARTUS_SYNTH QUARTUS_SYNTH "" ""
40
set_fileset_property QUARTUS_SYNTH TOP_LEVEL pic
41
set_fileset_property QUARTUS_SYNTH ENABLE_RELATIVE_INCLUDE_PATHS false
42
add_fileset_file pic.v VERILOG PATH pic.v TOP_LEVEL_FILE
43
 
44
 
45
# 
46
# parameters
47
# 
48
 
49
 
50
# 
51
# display items
52
# 
53
 
54
 
55
# 
56
# connection point clock
57
# 
58
add_interface clock clock end
59
set_interface_property clock clockRate 0
60
set_interface_property clock ENABLED true
61
set_interface_property clock EXPORT_OF ""
62
set_interface_property clock PORT_NAME_MAP ""
63
set_interface_property clock CMSIS_SVD_VARIABLES ""
64
set_interface_property clock SVD_ADDRESS_GROUP ""
65
 
66
add_interface_port clock clk clk Input 1
67
 
68
 
69
# 
70
# connection point master
71
# 
72
add_interface master avalon end
73
set_interface_property master addressUnits WORDS
74
set_interface_property master associatedClock clock
75
set_interface_property master associatedReset reset_sink
76
set_interface_property master bitsPerSymbol 8
77
set_interface_property master burstOnBurstBoundariesOnly false
78
set_interface_property master burstcountUnits WORDS
79
set_interface_property master explicitAddressSpan 0
80
set_interface_property master holdTime 0
81
set_interface_property master linewrapBursts false
82
set_interface_property master maximumPendingReadTransactions 0
83
set_interface_property master readLatency 0
84
set_interface_property master readWaitTime 1
85
set_interface_property master setupTime 0
86
set_interface_property master timingUnits Cycles
87
set_interface_property master writeWaitTime 0
88
set_interface_property master ENABLED true
89
set_interface_property master EXPORT_OF ""
90
set_interface_property master PORT_NAME_MAP ""
91
set_interface_property master CMSIS_SVD_VARIABLES ""
92
set_interface_property master SVD_ADDRESS_GROUP ""
93
 
94
add_interface_port master master_address address Input 1
95
add_interface_port master master_read read Input 1
96
add_interface_port master master_readdata readdata Output 8
97
add_interface_port master master_write write Input 1
98
add_interface_port master master_writedata writedata Input 8
99
set_interface_assignment master embeddedsw.configuration.isFlash 0
100
set_interface_assignment master embeddedsw.configuration.isMemoryDevice 0
101
set_interface_assignment master embeddedsw.configuration.isNonVolatileStorage 0
102
set_interface_assignment master embeddedsw.configuration.isPrintableDevice 0
103
 
104
 
105
# 
106
# connection point slave
107
# 
108
add_interface slave avalon end
109
set_interface_property slave addressUnits WORDS
110
set_interface_property slave associatedClock clock
111
set_interface_property slave associatedReset reset_sink
112
set_interface_property slave bitsPerSymbol 8
113
set_interface_property slave burstOnBurstBoundariesOnly false
114
set_interface_property slave burstcountUnits WORDS
115
set_interface_property slave explicitAddressSpan 0
116
set_interface_property slave holdTime 0
117
set_interface_property slave linewrapBursts false
118
set_interface_property slave maximumPendingReadTransactions 0
119
set_interface_property slave readLatency 0
120
set_interface_property slave readWaitTime 1
121
set_interface_property slave setupTime 0
122
set_interface_property slave timingUnits Cycles
123
set_interface_property slave writeWaitTime 0
124
set_interface_property slave ENABLED true
125
set_interface_property slave EXPORT_OF ""
126
set_interface_property slave PORT_NAME_MAP ""
127
set_interface_property slave CMSIS_SVD_VARIABLES ""
128
set_interface_property slave SVD_ADDRESS_GROUP ""
129
 
130
add_interface_port slave slave_address address Input 1
131
add_interface_port slave slave_read read Input 1
132
add_interface_port slave slave_readdata readdata Output 8
133
add_interface_port slave slave_write write Input 1
134
add_interface_port slave slave_writedata writedata Input 8
135
set_interface_assignment slave embeddedsw.configuration.isFlash 0
136
set_interface_assignment slave embeddedsw.configuration.isMemoryDevice 0
137
set_interface_assignment slave embeddedsw.configuration.isNonVolatileStorage 0
138
set_interface_assignment slave embeddedsw.configuration.isPrintableDevice 0
139
 
140
 
141
# 
142
# connection point reset_sink
143
# 
144
add_interface reset_sink reset end
145
set_interface_property reset_sink associatedClock clock
146
set_interface_property reset_sink synchronousEdges DEASSERT
147
set_interface_property reset_sink ENABLED true
148
set_interface_property reset_sink EXPORT_OF ""
149
set_interface_property reset_sink PORT_NAME_MAP ""
150
set_interface_property reset_sink CMSIS_SVD_VARIABLES ""
151
set_interface_property reset_sink SVD_ADDRESS_GROUP ""
152
 
153
add_interface_port reset_sink rst_n reset_n Input 1
154
 
155
 
156
# 
157
# connection point conduit_interrupt
158
# 
159
add_interface conduit_interrupt conduit end
160
set_interface_property conduit_interrupt associatedClock clock
161
set_interface_property conduit_interrupt associatedReset reset_sink
162
set_interface_property conduit_interrupt ENABLED true
163
set_interface_property conduit_interrupt EXPORT_OF ""
164
set_interface_property conduit_interrupt PORT_NAME_MAP ""
165
set_interface_property conduit_interrupt CMSIS_SVD_VARIABLES ""
166
set_interface_property conduit_interrupt SVD_ADDRESS_GROUP ""
167
 
168
add_interface_port conduit_interrupt interrupt_do export Output 1
169
add_interface_port conduit_interrupt interrupt_vector export Output 8
170
add_interface_port conduit_interrupt interrupt_done export Input 1
171
 
172
 
173
# 
174
# connection point interrupt_receiver
175
# 
176
add_interface interrupt_receiver interrupt start
177
set_interface_property interrupt_receiver associatedAddressablePoint ""
178
set_interface_property interrupt_receiver associatedClock clock
179
set_interface_property interrupt_receiver associatedReset reset_sink
180
set_interface_property interrupt_receiver irqScheme INDIVIDUAL_REQUESTS
181
set_interface_property interrupt_receiver ENABLED true
182
set_interface_property interrupt_receiver EXPORT_OF ""
183
set_interface_property interrupt_receiver PORT_NAME_MAP ""
184
set_interface_property interrupt_receiver CMSIS_SVD_VARIABLES ""
185
set_interface_property interrupt_receiver SVD_ADDRESS_GROUP ""
186
 
187
add_interface_port interrupt_receiver interrupt_input irq Input 16
188
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.