OpenCores
URL https://opencores.org/ocsvn/audio/audio/trunk

Subversion Repositories audio

[/] [audio/] [trunk/] [HD_ADPCM/] [HD_ADPCM_1Bit_Stereo_Decoder/] [HD_ADPCM_Codec.map.rpt] - Blame information for rev 6

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 ashematian
Analysis & Synthesis report for HD_ADPCM_Codec
2
Tue May 11 23:49:36 2010
3
Quartus II Version 9.0 Build 132 02/25/2009 SJ Web Edition
4
 
5
 
6
---------------------
7
; Table of Contents ;
8
---------------------
9
  1. Legal Notice
10
  2. Analysis & Synthesis Summary
11
  3. Analysis & Synthesis Settings
12
  4. Analysis & Synthesis Source Files Read
13
  5. Analysis & Synthesis Resource Usage Summary
14
  6. Analysis & Synthesis Resource Utilization by Entity
15
  7. Analysis & Synthesis DSP Block Usage Summary
16
  8. Registers Removed During Synthesis
17
  9. General Register Statistics
18
 10. Inverted Register Statistics
19
 11. Multiplexer Restructuring Statistics (Restructuring Performed)
20
 12. Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u5|lpm_mult:Mult0
21
 13. Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0
22
 14. Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u6|lpm_mult:Mult0
23
 15. Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u6|lpm_divide:Div0
24
 16. lpm_mult Parameter Settings by Entity Instance
25
 17. Port Connectivity Checks: "Flash_Memory_Driver:u4"
26
 18. Port Connectivity Checks: "I2C_Driver:u2"
27
 19. Port Connectivity Checks: "SevenSegments_Driver:u0"
28
 20. Analysis & Synthesis Messages
29
 
30
 
31
 
32
----------------
33
; Legal Notice ;
34
----------------
35
Copyright (C) 1991-2009 Altera Corporation
36
Your use of Altera Corporation's design tools, logic functions
37
and other software and tools, and its AMPP partner logic
38
functions, and any output files from any of the foregoing
39
(including device programming or simulation files), and any
40
associated documentation or information are expressly subject
41
to the terms and conditions of the Altera Program License
42
Subscription Agreement, Altera MegaCore Function License
43
Agreement, or other applicable license agreement, including,
44
without limitation, that your use is for the sole purpose of
45
programming logic devices manufactured by Altera and sold by
46
Altera or its authorized distributors.  Please refer to the
47
applicable agreement for further details.
48
 
49
 
50
 
51
+------------------------------------------------------------------------------+
52
; Analysis & Synthesis Summary                                                 ;
53
+------------------------------------+-----------------------------------------+
54
; Analysis & Synthesis Status        ; Successful - Tue May 11 23:49:36 2010   ;
55
; Quartus II Version                 ; 9.0 Build 132 02/25/2009 SJ Web Edition ;
56
; Revision Name                      ; HD_ADPCM_Codec                          ;
57
; Top-level Entity Name              ; HD_ADPCM_Codec                          ;
58
; Family                             ; Cyclone II                              ;
59
; Total logic elements               ; 1,667                                   ;
60
;     Total combinational functions  ; 1,633                                   ;
61
;     Dedicated logic registers      ; 364                                     ;
62
; Total registers                    ; 364                                     ;
63
; Total pins                         ; 82                                      ;
64
; Total virtual pins                 ; 0                                       ;
65
; Total memory bits                  ; 0                                       ;
66
; Embedded Multiplier 9-bit elements ; 4                                       ;
67
; Total PLLs                         ; 0                                       ;
68
+------------------------------------+-----------------------------------------+
69
 
70
 
71
+----------------------------------------------------------------------------------------------------------+
72
; Analysis & Synthesis Settings                                                                            ;
73
+----------------------------------------------------------------+--------------------+--------------------+
74
; Option                                                         ; Setting            ; Default Value      ;
75
+----------------------------------------------------------------+--------------------+--------------------+
76
; Device                                                         ; EP2C20F484C7       ;                    ;
77
; Top-level entity name                                          ; HD_ADPCM_Codec     ; HD_ADPCM_Codec     ;
78
; Family name                                                    ; Cyclone II         ; Stratix II         ;
79
; Optimization Technique                                         ; Area               ; Balanced           ;
80
; Use Generated Physical Constraints File                        ; Off                ;                    ;
81
; Use smart compilation                                          ; Off                ; Off                ;
82
; Restructure Multiplexers                                       ; Auto               ; Auto               ;
83
; Create Debugging Nodes for IP Cores                            ; Off                ; Off                ;
84
; Preserve fewer node names                                      ; On                 ; On                 ;
85
; Disable OpenCore Plus hardware evaluation                      ; Off                ; Off                ;
86
; Verilog Version                                                ; Verilog_2001       ; Verilog_2001       ;
87
; VHDL Version                                                   ; VHDL93             ; VHDL93             ;
88
; State Machine Processing                                       ; Auto               ; Auto               ;
89
; Safe State Machine                                             ; Off                ; Off                ;
90
; Extract Verilog State Machines                                 ; On                 ; On                 ;
91
; Extract VHDL State Machines                                    ; On                 ; On                 ;
92
; Ignore Verilog initial constructs                              ; Off                ; Off                ;
93
; Iteration limit for constant Verilog loops                     ; 5000               ; 5000               ;
94
; Iteration limit for non-constant Verilog loops                 ; 250                ; 250                ;
95
; Add Pass-Through Logic to Inferred RAMs                        ; On                 ; On                 ;
96
; Parallel Synthesis                                             ; Off                ; Off                ;
97
; DSP Block Balancing                                            ; Auto               ; Auto               ;
98
; NOT Gate Push-Back                                             ; On                 ; On                 ;
99
; Power-Up Don't Care                                            ; On                 ; On                 ;
100
; Remove Redundant Logic Cells                                   ; Off                ; Off                ;
101
; Remove Duplicate Registers                                     ; On                 ; On                 ;
102
; Ignore CARRY Buffers                                           ; Off                ; Off                ;
103
; Ignore CASCADE Buffers                                         ; Off                ; Off                ;
104
; Ignore GLOBAL Buffers                                          ; Off                ; Off                ;
105
; Ignore ROW GLOBAL Buffers                                      ; Off                ; Off                ;
106
; Ignore LCELL Buffers                                           ; Off                ; Off                ;
107
; Ignore SOFT Buffers                                            ; On                 ; On                 ;
108
; Limit AHDL Integers to 32 Bits                                 ; Off                ; Off                ;
109
; Carry Chain Length                                             ; 70                 ; 70                 ;
110
; Auto Carry Chains                                              ; On                 ; On                 ;
111
; Auto Open-Drain Pins                                           ; On                 ; On                 ;
112
; Perform WYSIWYG Primitive Resynthesis                          ; Off                ; Off                ;
113
; Auto ROM Replacement                                           ; On                 ; On                 ;
114
; Auto RAM Replacement                                           ; On                 ; On                 ;
115
; Auto Shift Register Replacement                                ; Auto               ; Auto               ;
116
; Auto Clock Enable Replacement                                  ; On                 ; On                 ;
117
; Strict RAM Replacement                                         ; Off                ; Off                ;
118
; Allow Synchronous Control Signals                              ; On                 ; On                 ;
119
; Force Use of Synchronous Clear Signals                         ; Off                ; Off                ;
120
; Auto RAM to Logic Cell Conversion                              ; Off                ; Off                ;
121
; Auto Resource Sharing                                          ; Off                ; Off                ;
122
; Allow Any RAM Size For Recognition                             ; Off                ; Off                ;
123
; Allow Any ROM Size For Recognition                             ; Off                ; Off                ;
124
; Allow Any Shift Register Size For Recognition                  ; Off                ; Off                ;
125
; Use LogicLock Constraints during Resource Balancing            ; On                 ; On                 ;
126
; Ignore translate_off and synthesis_off directives              ; Off                ; Off                ;
127
; Timing-Driven Synthesis                                        ; Off                ; Off                ;
128
; Show Parameter Settings Tables in Synthesis Report             ; On                 ; On                 ;
129
; Ignore Maximum Fan-Out Assignments                             ; Off                ; Off                ;
130
; Synchronization Register Chain Length                          ; 2                  ; 2                  ;
131
; PowerPlay Power Optimization                                   ; Normal compilation ; Normal compilation ;
132
; HDL message level                                              ; Level2             ; Level2             ;
133
; Suppress Register Optimization Related Messages                ; Off                ; Off                ;
134
; Number of Removed Registers Reported in Synthesis Report       ; 100                ; 100                ;
135
; Number of Inverted Registers Reported in Synthesis Report      ; 100                ; 100                ;
136
; Clock MUX Protection                                           ; On                 ; On                 ;
137
; Auto Gated Clock Conversion                                    ; Off                ; Off                ;
138
; Block Design Naming                                            ; Auto               ; Auto               ;
139
; SDC constraint protection                                      ; Off                ; Off                ;
140
; Synthesis Effort                                               ; Auto               ; Auto               ;
141
; Allows Asynchronous Clear Usage For Shift Register Replacement ; On                 ; On                 ;
142
; Analysis & Synthesis Message Level                             ; Medium             ; Medium             ;
143
+----------------------------------------------------------------+--------------------+--------------------+
144
 
145
 
146
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
147
; Analysis & Synthesis Source Files Read                                                                                                                  ;
148
+----------------------------------+-----------------+------------------------------+---------------------------------------------------------------------+
149
; File Name with User-Entered Path ; Used in Netlist ; File Type                    ; File Name with Absolute Path                                        ;
150
+----------------------------------+-----------------+------------------------------+---------------------------------------------------------------------+
151
; HD_ADPCM_Codec.vhd               ; yes             ; User VHDL File               ; D:/HD_ADPCM/HD_ADPCM_1Bit_Stereo_Decoder/HD_ADPCM_Codec.vhd         ;
152
; lpm_mult.tdf                     ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/lpm_mult.tdf           ;
153
; aglobal90.inc                    ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/aglobal90.inc          ;
154
; lpm_add_sub.inc                  ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/lpm_add_sub.inc        ;
155
; multcore.inc                     ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/multcore.inc           ;
156
; bypassff.inc                     ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/bypassff.inc           ;
157
; altshift.inc                     ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/altshift.inc           ;
158
; db/mult_pu01.tdf                 ; yes             ; Auto-Generated Megafunction  ; D:/HD_ADPCM/HD_ADPCM_1Bit_Stereo_Decoder/db/mult_pu01.tdf           ;
159
; lpm_divide.tdf                   ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/lpm_divide.tdf         ;
160
; abs_divider.inc                  ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/abs_divider.inc        ;
161
; sign_div_unsign.inc              ; yes             ; Megafunction                 ; c:/altera/90/quartus/libraries/megafunctions/sign_div_unsign.inc    ;
162
; db/lpm_divide_aem.tdf            ; yes             ; Auto-Generated Megafunction  ; D:/HD_ADPCM/HD_ADPCM_1Bit_Stereo_Decoder/db/lpm_divide_aem.tdf      ;
163
; db/sign_div_unsign_klh.tdf       ; yes             ; Auto-Generated Megafunction  ; D:/HD_ADPCM/HD_ADPCM_1Bit_Stereo_Decoder/db/sign_div_unsign_klh.tdf ;
164
; db/alt_u_div_e2f.tdf             ; yes             ; Auto-Generated Megafunction  ; D:/HD_ADPCM/HD_ADPCM_1Bit_Stereo_Decoder/db/alt_u_div_e2f.tdf       ;
165
; db/add_sub_lkc.tdf               ; yes             ; Auto-Generated Megafunction  ; D:/HD_ADPCM/HD_ADPCM_1Bit_Stereo_Decoder/db/add_sub_lkc.tdf         ;
166
; db/add_sub_mkc.tdf               ; yes             ; Auto-Generated Megafunction  ; D:/HD_ADPCM/HD_ADPCM_1Bit_Stereo_Decoder/db/add_sub_mkc.tdf         ;
167
+----------------------------------+-----------------+------------------------------+---------------------------------------------------------------------+
168
 
169
 
170
+--------------------------------------------------------+
171
; Analysis & Synthesis Resource Usage Summary            ;
172
+---------------------------------------------+----------+
173
; Resource                                    ; Usage    ;
174
+---------------------------------------------+----------+
175
; Estimated Total logic elements              ; 1,667    ;
176
;                                             ;          ;
177
; Total combinational functions               ; 1633     ;
178
; Logic element usage by number of LUT inputs ;          ;
179
;     -- 4 input functions                    ; 384      ;
180
;     -- 3 input functions                    ; 307      ;
181
;     -- <=2 input functions                  ; 942      ;
182
;                                             ;          ;
183
; Logic elements by mode                      ;          ;
184
;     -- normal mode                          ; 1056     ;
185
;     -- arithmetic mode                      ; 577      ;
186
;                                             ;          ;
187
; Total registers                             ; 364      ;
188
;     -- Dedicated logic registers            ; 364      ;
189
;     -- I/O registers                        ; 0        ;
190
;                                             ;          ;
191
; I/O pins                                    ; 82       ;
192
; Embedded Multiplier 9-bit elements          ; 4        ;
193
; Maximum fan-out node                        ; CLOCK_IN ;
194
; Maximum fan-out                             ; 288      ;
195
; Total fan-out                               ; 5407     ;
196
; Average fan-out                             ; 2.60     ;
197
+---------------------------------------------+----------+
198
 
199
 
200
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
201
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                                                                                                                                           ;
202
+-------------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+----------------------------------------------------------------------------------------------------------------------------------------+--------------+
203
; Compilation Hierarchy Node                ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name                                                                                                                    ; Library Name ;
204
+-------------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+----------------------------------------------------------------------------------------------------------------------------------------+--------------+
205
; |HD_ADPCM_Codec                           ; 1633 (112)        ; 364 (82)     ; 0           ; 4            ; 0       ; 2         ; 82   ; 0            ; |HD_ADPCM_Codec                                                                                                                        ; work         ;
206
;    |ADPCM_Decoder_1_Bit:u5|               ; 668 (379)         ; 74 (74)      ; 0           ; 2            ; 0       ; 1         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5                                                                                                 ; work         ;
207
;       |lpm_divide:Div0|                   ; 289 (0)           ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0                                                                                 ; work         ;
208
;          |lpm_divide_aem:auto_generated|  ; 289 (0)           ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0|lpm_divide_aem:auto_generated                                                   ; work         ;
209
;             |sign_div_unsign_klh:divider| ; 289 (0)           ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0|lpm_divide_aem:auto_generated|sign_div_unsign_klh:divider                       ; work         ;
210
;                |alt_u_div_e2f:divider|    ; 289 (289)         ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0|lpm_divide_aem:auto_generated|sign_div_unsign_klh:divider|alt_u_div_e2f:divider ; work         ;
211
;       |lpm_mult:Mult0|                    ; 0 (0)             ; 0 (0)        ; 0           ; 2            ; 0       ; 1         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|lpm_mult:Mult0                                                                                  ; work         ;
212
;          |mult_pu01:auto_generated|       ; 0 (0)             ; 0 (0)        ; 0           ; 2            ; 0       ; 1         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|lpm_mult:Mult0|mult_pu01:auto_generated                                                         ; work         ;
213
;    |ADPCM_Decoder_1_Bit:u6|               ; 659 (370)         ; 77 (77)      ; 0           ; 2            ; 0       ; 1         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6                                                                                                 ; work         ;
214
;       |lpm_divide:Div0|                   ; 289 (0)           ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|lpm_divide:Div0                                                                                 ; work         ;
215
;          |lpm_divide_aem:auto_generated|  ; 289 (0)           ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|lpm_divide:Div0|lpm_divide_aem:auto_generated                                                   ; work         ;
216
;             |sign_div_unsign_klh:divider| ; 289 (0)           ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|lpm_divide:Div0|lpm_divide_aem:auto_generated|sign_div_unsign_klh:divider                       ; work         ;
217
;                |alt_u_div_e2f:divider|    ; 289 (289)         ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|lpm_divide:Div0|lpm_divide_aem:auto_generated|sign_div_unsign_klh:divider|alt_u_div_e2f:divider ; work         ;
218
;       |lpm_mult:Mult0|                    ; 0 (0)             ; 0 (0)        ; 0           ; 2            ; 0       ; 1         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|lpm_mult:Mult0                                                                                  ; work         ;
219
;          |mult_pu01:auto_generated|       ; 0 (0)             ; 0 (0)        ; 0           ; 2            ; 0       ; 1         ; 0    ; 0            ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|lpm_mult:Mult0|mult_pu01:auto_generated                                                         ; work         ;
220
;    |Flash_Memory_Driver:u4|               ; 41 (41)           ; 61 (61)      ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|Flash_Memory_Driver:u4                                                                                                 ; work         ;
221
;    |I2C_Driver:u2|                        ; 72 (72)           ; 34 (34)      ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|I2C_Driver:u2                                                                                                          ; work         ;
222
;    |I2S_Driver:u3|                        ; 72 (72)           ; 36 (36)      ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|I2S_Driver:u3                                                                                                          ; work         ;
223
;    |LEDs_Bar_Driver:u1|                   ; 9 (9)             ; 0 (0)        ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |HD_ADPCM_Codec|LEDs_Bar_Driver:u1                                                                                                     ; work         ;
224
+-------------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+----------------------------------------------------------------------------------------------------------------------------------------+--------------+
225
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
226
 
227
 
228
+-----------------------------------------------------+
229
; Analysis & Synthesis DSP Block Usage Summary        ;
230
+---------------------------------------+-------------+
231
; Statistic                             ; Number Used ;
232
+---------------------------------------+-------------+
233
; Simple Multipliers (9-bit)            ; 0           ;
234
; Simple Multipliers (18-bit)           ; 2           ;
235
; Embedded Multiplier Blocks            ; --          ;
236
; Embedded Multiplier 9-bit elements    ; 4           ;
237
; Signed Embedded Multipliers           ; 0           ;
238
; Unsigned Embedded Multipliers         ; 2           ;
239
; Mixed Sign Embedded Multipliers       ; 0           ;
240
; Variable Sign Embedded Multipliers    ; 0           ;
241
; Dedicated Input Shift Register Chains ; 0           ;
242
+---------------------------------------+-------------+
243
Note: number of Embedded Multiplier Blocks used is only available after a successful fit.
244
 
245
 
246
+---------------------------------------------------------------------------------------------------------------------------+
247
; Registers Removed During Synthesis                                                                                        ;
248
+-------------------------------------------------------+-------------------------------------------------------------------+
249
; Register name                                         ; Reason for Removal                                                ;
250
+-------------------------------------------------------+-------------------------------------------------------------------+
251
; ADPCM_Bit_Counter[0]                                  ; Stuck at GND due to stuck port data_in                            ;
252
; ADPCM_Decoder_1_Bit:u5|Active_Module                  ; Merged with ADPCM_Decoder_1_Bit:u6|Active_Module                  ;
253
; ADPCM_Decoder_1_Bit:u5|ADPCM_Decoder_State_Counter[0] ; Merged with ADPCM_Decoder_1_Bit:u6|ADPCM_Decoder_State_Counter[0] ;
254
; ADPCM_Decoder_1_Bit:u5|ADPCM_Decoder_State_Counter[1] ; Merged with ADPCM_Decoder_1_Bit:u6|ADPCM_Decoder_State_Counter[1] ;
255
; ADPCM_Decoder_1_Bit:u5|ADPCM_Decoder_State_Counter[2] ; Merged with ADPCM_Decoder_1_Bit:u6|ADPCM_Decoder_State_Counter[2] ;
256
; Flash_Memory_Driver:u4|FLASH_MEMORY_nRESET            ; Merged with Flash_Memory_Driver:u4|FLASH_MEMORY_nWE               ;
257
; I2C_REGISTER_ADDRESS[5..7]                            ; Stuck at GND due to stuck port data_in                            ;
258
; Flash_Memory_Driver:u4|FLASH_MEMORY_nWE               ; Stuck at VCC due to stuck port data_in                            ;
259
; ADPCM_Decoder_1_Bit:u5|PCM_Data_Difference[16]        ; Lost fanout                                                       ;
260
; ADPCM_Decoder_1_Bit:u5|Last_PCM_Data[16]              ; Lost fanout                                                       ;
261
; ADPCM_Decoder_1_Bit:u6|PCM_Data_Difference[16]        ; Lost fanout                                                       ;
262
; ADPCM_Decoder_1_Bit:u6|Last_PCM_Data[16]              ; Lost fanout                                                       ;
263
; ADPCM_Decoder_1_Bit:u5|PCM_Data_Difference[14]        ; Stuck at GND due to stuck port data_in                            ;
264
; ADPCM_Decoder_1_Bit:u6|PCM_Data_Difference[14]        ; Stuck at GND due to stuck port data_in                            ;
265
; ADPCM_Decoder_1_Bit:u6|PCM_Data_Difference[15]        ; Merged with ADPCM_Decoder_1_Bit:u5|PCM_Data_Difference[15]        ;
266
; Total Number of Removed Registers = 17                ;                                                                   ;
267
+-------------------------------------------------------+-------------------------------------------------------------------+
268
 
269
 
270
+------------------------------------------------------+
271
; General Register Statistics                          ;
272
+----------------------------------------------+-------+
273
; Statistic                                    ; Value ;
274
+----------------------------------------------+-------+
275
; Total registers                              ; 364   ;
276
; Number of registers using Synchronous Clear  ; 107   ;
277
; Number of registers using Synchronous Load   ; 30    ;
278
; Number of registers using Asynchronous Clear ; 1     ;
279
; Number of registers using Asynchronous Load  ; 0     ;
280
; Number of registers using Clock Enable       ; 227   ;
281
; Number of registers using Preset             ; 0     ;
282
+----------------------------------------------+-------+
283
 
284
 
285
+----------------------------------------------------------+
286
; Inverted Register Statistics                             ;
287
+------------------------------------------------+---------+
288
; Inverted Register                              ; Fan out ;
289
+------------------------------------------------+---------+
290
; ADPCM_Bit_Counter[1]                           ; 7       ;
291
; ADPCM_Bit_Counter[2]                           ; 6       ;
292
; ADPCM_Decoder_1_Bit:u5|Last_PCM_Data[15]       ; 2       ;
293
; ADPCM_Decoder_1_Bit:u5|Last_PCM_Data[0]        ; 2       ;
294
; I2C_REGISTER_ADDRESS[4]                        ; 2       ;
295
; I2C_REGISTER_ADDRESS[1]                        ; 1       ;
296
; I2C_REGISTER_DATA[0]                           ; 2       ;
297
; ADPCM_Decoder_1_Bit:u5|PCM_Data_Difference[15] ; 2       ;
298
; ADPCM_Decoder_1_Bit:u5|PCM_Data_Difference[0]  ; 1       ;
299
; AUDIO_CODEC_VOLUME[5]                          ; 4       ;
300
; AUDIO_CODEC_VOLUME[6]                          ; 4       ;
301
; AUDIO_CODEC_VOLUME[4]                          ; 4       ;
302
; ADPCM_Decoder_1_Bit:u6|Last_PCM_Data[0]        ; 2       ;
303
; ADPCM_Decoder_1_Bit:u6|Last_PCM_Data[15]       ; 2       ;
304
; ADPCM_Decoder_1_Bit:u6|PCM_Data_Difference[0]  ; 1       ;
305
; Total number of inverted registers = 15        ;         ;
306
+------------------------------------------------+---------+
307
 
308
 
309
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
310
; Multiplexer Restructuring Statistics (Restructuring Performed)                                                                                                                                ;
311
+--------------------+-----------+---------------+----------------------+------------------------+------------+---------------------------------------------------------------------------------+
312
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output                                                      ;
313
+--------------------+-----------+---------------+----------------------+------------------------+------------+---------------------------------------------------------------------------------+
314
; 4:1                ; 2 bits    ; 4 LEs         ; 4 LEs                ; 0 LEs                  ; Yes        ; |HD_ADPCM_Codec|ADPCM_DECODER_DATA_LEFT                                         ;
315
; 6:1                ; 22 bits   ; 88 LEs        ; 0 LEs                ; 88 LEs                 ; Yes        ; |HD_ADPCM_Codec|Flash_Memory_Driver:u4|FLASH_MEMORY_ADDRESS[14]                 ;
316
; 8:1                ; 6 bits    ; 30 LEs        ; 24 LEs               ; 6 LEs                  ; Yes        ; |HD_ADPCM_Codec|I2C_REGISTER_DATA[6]                                            ;
317
; 4:1                ; 4 bits    ; 8 LEs         ; 0 LEs                ; 8 LEs                  ; Yes        ; |HD_ADPCM_Codec|AUDIO_CODEC_VOLUME[2]                                           ;
318
; 4:1                ; 10 bits   ; 20 LEs        ; 0 LEs                ; 20 LEs                 ; Yes        ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|ADPCM_Decoder_Step_Size_Table_Pointer[9] ;
319
; 4:1                ; 10 bits   ; 20 LEs        ; 0 LEs                ; 20 LEs                 ; Yes        ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|ADPCM_Decoder_Step_Size_Table_Pointer[4] ;
320
; 9:1                ; 15 bits   ; 90 LEs        ; 30 LEs               ; 60 LEs                 ; Yes        ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u5|PCM_Data[9]                              ;
321
; 9:1                ; 15 bits   ; 90 LEs        ; 30 LEs               ; 60 LEs                 ; Yes        ; |HD_ADPCM_Codec|ADPCM_Decoder_1_Bit:u6|PCM_Data[1]                              ;
322
; 4:1                ; 3 bits    ; 6 LEs         ; 0 LEs                ; 6 LEs                  ; Yes        ; |HD_ADPCM_Codec|AUDIO_CODEC_VOLUME[4]                                           ;
323
+--------------------+-----------+---------------+----------------------+------------------------+------------+---------------------------------------------------------------------------------+
324
 
325
 
326
+----------------------------------------------------------------------------------------+
327
; Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u5|lpm_mult:Mult0 ;
328
+------------------------------------------------+------------+--------------------------+
329
; Parameter Name                                 ; Value      ; Type                     ;
330
+------------------------------------------------+------------+--------------------------+
331
; AUTO_CARRY_CHAINS                              ; ON         ; AUTO_CARRY               ;
332
; IGNORE_CARRY_BUFFERS                           ; OFF        ; IGNORE_CARRY             ;
333
; AUTO_CASCADE_CHAINS                            ; ON         ; AUTO_CASCADE             ;
334
; IGNORE_CASCADE_BUFFERS                         ; OFF        ; IGNORE_CASCADE           ;
335
; LPM_WIDTHA                                     ; 10         ; Untyped                  ;
336
; LPM_WIDTHB                                     ; 10         ; Untyped                  ;
337
; LPM_WIDTHP                                     ; 20         ; Untyped                  ;
338
; LPM_WIDTHR                                     ; 20         ; Untyped                  ;
339
; LPM_WIDTHS                                     ; 1          ; Untyped                  ;
340
; LPM_REPRESENTATION                             ; UNSIGNED   ; Untyped                  ;
341
; LPM_PIPELINE                                   ; 0          ; Untyped                  ;
342
; LATENCY                                        ; 0          ; Untyped                  ;
343
; INPUT_A_IS_CONSTANT                            ; NO         ; Untyped                  ;
344
; INPUT_B_IS_CONSTANT                            ; NO         ; Untyped                  ;
345
; USE_EAB                                        ; OFF        ; Untyped                  ;
346
; MAXIMIZE_SPEED                                 ; 5          ; Untyped                  ;
347
; DEVICE_FAMILY                                  ; Cyclone II ; Untyped                  ;
348
; CARRY_CHAIN                                    ; MANUAL     ; Untyped                  ;
349
; APEX20K_TECHNOLOGY_MAPPER                      ; LUT        ; TECH_MAPPER_APEX20K      ;
350
; DEDICATED_MULTIPLIER_CIRCUITRY                 ; AUTO       ; Untyped                  ;
351
; DEDICATED_MULTIPLIER_MIN_INPUT_WIDTH_FOR_AUTO  ; 0          ; Untyped                  ;
352
; DEDICATED_MULTIPLIER_MIN_OUTPUT_WIDTH_FOR_AUTO ; 0          ; Untyped                  ;
353
; CBXI_PARAMETER                                 ; mult_pu01  ; Untyped                  ;
354
; INPUT_A_FIXED_VALUE                            ; Bx         ; Untyped                  ;
355
; INPUT_B_FIXED_VALUE                            ; Bx         ; Untyped                  ;
356
; USE_AHDL_IMPLEMENTATION                        ; OFF        ; Untyped                  ;
357
+------------------------------------------------+------------+--------------------------+
358
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
359
 
360
 
361
+-----------------------------------------------------------------------------------------+
362
; Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0 ;
363
+------------------------+----------------+-----------------------------------------------+
364
; Parameter Name         ; Value          ; Type                                          ;
365
+------------------------+----------------+-----------------------------------------------+
366
; LPM_WIDTHN             ; 20             ; Untyped                                       ;
367
; LPM_WIDTHD             ; 7              ; Untyped                                       ;
368
; LPM_NREPRESENTATION    ; UNSIGNED       ; Untyped                                       ;
369
; LPM_DREPRESENTATION    ; UNSIGNED       ; Untyped                                       ;
370
; LPM_PIPELINE           ; 0              ; Untyped                                       ;
371
; LPM_REMAINDERPOSITIVE  ; TRUE           ; Untyped                                       ;
372
; MAXIMIZE_SPEED         ; 5              ; Untyped                                       ;
373
; CBXI_PARAMETER         ; lpm_divide_aem ; Untyped                                       ;
374
; CARRY_CHAIN            ; MANUAL         ; Untyped                                       ;
375
; OPTIMIZE_FOR_SPEED     ; 1              ; Untyped                                       ;
376
; AUTO_CARRY_CHAINS      ; ON             ; AUTO_CARRY                                    ;
377
; IGNORE_CARRY_BUFFERS   ; OFF            ; IGNORE_CARRY                                  ;
378
; AUTO_CASCADE_CHAINS    ; ON             ; AUTO_CASCADE                                  ;
379
; IGNORE_CASCADE_BUFFERS ; OFF            ; IGNORE_CASCADE                                ;
380
+------------------------+----------------+-----------------------------------------------+
381
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
382
 
383
 
384
+----------------------------------------------------------------------------------------+
385
; Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u6|lpm_mult:Mult0 ;
386
+------------------------------------------------+------------+--------------------------+
387
; Parameter Name                                 ; Value      ; Type                     ;
388
+------------------------------------------------+------------+--------------------------+
389
; AUTO_CARRY_CHAINS                              ; ON         ; AUTO_CARRY               ;
390
; IGNORE_CARRY_BUFFERS                           ; OFF        ; IGNORE_CARRY             ;
391
; AUTO_CASCADE_CHAINS                            ; ON         ; AUTO_CASCADE             ;
392
; IGNORE_CASCADE_BUFFERS                         ; OFF        ; IGNORE_CASCADE           ;
393
; LPM_WIDTHA                                     ; 10         ; Untyped                  ;
394
; LPM_WIDTHB                                     ; 10         ; Untyped                  ;
395
; LPM_WIDTHP                                     ; 20         ; Untyped                  ;
396
; LPM_WIDTHR                                     ; 20         ; Untyped                  ;
397
; LPM_WIDTHS                                     ; 1          ; Untyped                  ;
398
; LPM_REPRESENTATION                             ; UNSIGNED   ; Untyped                  ;
399
; LPM_PIPELINE                                   ; 0          ; Untyped                  ;
400
; LATENCY                                        ; 0          ; Untyped                  ;
401
; INPUT_A_IS_CONSTANT                            ; NO         ; Untyped                  ;
402
; INPUT_B_IS_CONSTANT                            ; NO         ; Untyped                  ;
403
; USE_EAB                                        ; OFF        ; Untyped                  ;
404
; MAXIMIZE_SPEED                                 ; 5          ; Untyped                  ;
405
; DEVICE_FAMILY                                  ; Cyclone II ; Untyped                  ;
406
; CARRY_CHAIN                                    ; MANUAL     ; Untyped                  ;
407
; APEX20K_TECHNOLOGY_MAPPER                      ; LUT        ; TECH_MAPPER_APEX20K      ;
408
; DEDICATED_MULTIPLIER_CIRCUITRY                 ; AUTO       ; Untyped                  ;
409
; DEDICATED_MULTIPLIER_MIN_INPUT_WIDTH_FOR_AUTO  ; 0          ; Untyped                  ;
410
; DEDICATED_MULTIPLIER_MIN_OUTPUT_WIDTH_FOR_AUTO ; 0          ; Untyped                  ;
411
; CBXI_PARAMETER                                 ; mult_pu01  ; Untyped                  ;
412
; INPUT_A_FIXED_VALUE                            ; Bx         ; Untyped                  ;
413
; INPUT_B_FIXED_VALUE                            ; Bx         ; Untyped                  ;
414
; USE_AHDL_IMPLEMENTATION                        ; OFF        ; Untyped                  ;
415
+------------------------------------------------+------------+--------------------------+
416
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
417
 
418
 
419
+-----------------------------------------------------------------------------------------+
420
; Parameter Settings for Inferred Entity Instance: ADPCM_Decoder_1_Bit:u6|lpm_divide:Div0 ;
421
+------------------------+----------------+-----------------------------------------------+
422
; Parameter Name         ; Value          ; Type                                          ;
423
+------------------------+----------------+-----------------------------------------------+
424
; LPM_WIDTHN             ; 20             ; Untyped                                       ;
425
; LPM_WIDTHD             ; 7              ; Untyped                                       ;
426
; LPM_NREPRESENTATION    ; UNSIGNED       ; Untyped                                       ;
427
; LPM_DREPRESENTATION    ; UNSIGNED       ; Untyped                                       ;
428
; LPM_PIPELINE           ; 0              ; Untyped                                       ;
429
; LPM_REMAINDERPOSITIVE  ; TRUE           ; Untyped                                       ;
430
; MAXIMIZE_SPEED         ; 5              ; Untyped                                       ;
431
; CBXI_PARAMETER         ; lpm_divide_aem ; Untyped                                       ;
432
; CARRY_CHAIN            ; MANUAL         ; Untyped                                       ;
433
; OPTIMIZE_FOR_SPEED     ; 1              ; Untyped                                       ;
434
; AUTO_CARRY_CHAINS      ; ON             ; AUTO_CARRY                                    ;
435
; IGNORE_CARRY_BUFFERS   ; OFF            ; IGNORE_CARRY                                  ;
436
; AUTO_CASCADE_CHAINS    ; ON             ; AUTO_CASCADE                                  ;
437
; IGNORE_CASCADE_BUFFERS ; OFF            ; IGNORE_CASCADE                                ;
438
+------------------------+----------------+-----------------------------------------------+
439
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
440
 
441
 
442
+-------------------------------------------------------------------------------+
443
; lpm_mult Parameter Settings by Entity Instance                                ;
444
+---------------------------------------+---------------------------------------+
445
; Name                                  ; Value                                 ;
446
+---------------------------------------+---------------------------------------+
447
; Number of entity instances            ; 2                                     ;
448
; Entity Instance                       ; ADPCM_Decoder_1_Bit:u5|lpm_mult:Mult0 ;
449
;     -- LPM_WIDTHA                     ; 10                                    ;
450
;     -- LPM_WIDTHB                     ; 10                                    ;
451
;     -- LPM_WIDTHP                     ; 20                                    ;
452
;     -- LPM_REPRESENTATION             ; UNSIGNED                              ;
453
;     -- INPUT_A_IS_CONSTANT            ; NO                                    ;
454
;     -- INPUT_B_IS_CONSTANT            ; NO                                    ;
455
;     -- USE_EAB                        ; OFF                                   ;
456
;     -- DEDICATED_MULTIPLIER_CIRCUITRY ; AUTO                                  ;
457
;     -- INPUT_A_FIXED_VALUE            ; Bx                                    ;
458
;     -- INPUT_B_FIXED_VALUE            ; Bx                                    ;
459
; Entity Instance                       ; ADPCM_Decoder_1_Bit:u6|lpm_mult:Mult0 ;
460
;     -- LPM_WIDTHA                     ; 10                                    ;
461
;     -- LPM_WIDTHB                     ; 10                                    ;
462
;     -- LPM_WIDTHP                     ; 20                                    ;
463
;     -- LPM_REPRESENTATION             ; UNSIGNED                              ;
464
;     -- INPUT_A_IS_CONSTANT            ; NO                                    ;
465
;     -- INPUT_B_IS_CONSTANT            ; NO                                    ;
466
;     -- USE_EAB                        ; OFF                                   ;
467
;     -- DEDICATED_MULTIPLIER_CIRCUITRY ; AUTO                                  ;
468
;     -- INPUT_A_FIXED_VALUE            ; Bx                                    ;
469
;     -- INPUT_B_FIXED_VALUE            ; Bx                                    ;
470
+---------------------------------------+---------------------------------------+
471
 
472
 
473
+----------------------------------------------------------------------------------------------------------------------+
474
; Port Connectivity Checks: "Flash_Memory_Driver:u4"                                                                   ;
475
+------------+--------+----------+-------------------------------------------------------------------------------------+
476
; Port       ; Type   ; Severity ; Details                                                                             ;
477
+------------+--------+----------+-------------------------------------------------------------------------------------+
478
; active_in  ; Input  ; Info     ; Stuck at VCC                                                                        ;
479
; data_valid ; Output ; Info     ; Connected to dangling logic. Logic that only feeds a dangling port will be removed. ;
480
+------------+--------+----------+-------------------------------------------------------------------------------------+
481
 
482
 
483
+-------------------------------------------------------+
484
; Port Connectivity Checks: "I2C_Driver:u2"             ;
485
+---------------------+-------+----------+--------------+
486
; Port                ; Type  ; Severity ; Details      ;
487
+---------------------+-------+----------+--------------+
488
; slave_address[5..4] ; Input ; Info     ; Stuck at VCC ;
489
; slave_address[7..6] ; Input ; Info     ; Stuck at GND ;
490
; slave_address[1..0] ; Input ; Info     ; Stuck at GND ;
491
; slave_address[3]    ; Input ; Info     ; Stuck at GND ;
492
; slave_address[2]    ; Input ; Info     ; Stuck at VCC ;
493
+---------------------+-------+----------+--------------+
494
 
495
 
496
+-----------------------------------------------------+
497
; Port Connectivity Checks: "SevenSegments_Driver:u0" ;
498
+------------+-------+----------+---------------------+
499
; Port       ; Type  ; Severity ; Details             ;
500
+------------+-------+----------+---------------------+
501
; digit_1_in ; Input ; Info     ; Stuck at GND        ;
502
; digit_2_in ; Input ; Info     ; Stuck at GND        ;
503
; digit_3_in ; Input ; Info     ; Stuck at GND        ;
504
; digit_4_in ; Input ; Info     ; Stuck at GND        ;
505
+------------+-------+----------+---------------------+
506
 
507
 
508
+-------------------------------+
509
; Analysis & Synthesis Messages ;
510
+-------------------------------+
511
Info: *******************************************************************
512
Info: Running Quartus II Analysis & Synthesis
513
    Info: Version 9.0 Build 132 02/25/2009 SJ Web Edition
514
    Info: Processing started: Tue May 11 23:49:19 2010
515
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off HD_ADPCM_Codec -c HD_ADPCM_Codec
516
Info: Found 14 design units, including 7 entities, in source file HD_ADPCM_Codec.vhd
517
    Info: Found design unit 1: HD_ADPCM_Codec-HD_ADPCM_Codec_Function
518
    Info: Found design unit 2: SevenSegments_Driver-HD_ADPCM_Codec_Function
519
    Info: Found design unit 3: LEDs_Bar_Driver-HD_ADPCM_Codec_Function
520
    Info: Found design unit 4: I2C_Driver-HD_ADPCM_Codec_Function
521
    Info: Found design unit 5: I2S_Driver-HD_ADPCM_Codec_Function
522
    Info: Found design unit 6: Flash_Memory_Driver-HD_ADPCM_Codec_Function
523
    Info: Found design unit 7: ADPCM_Decoder_1_Bit-HD_ADPCM_Codec_Function
524
    Info: Found entity 1: HD_ADPCM_Codec
525
    Info: Found entity 2: SevenSegments_Driver
526
    Info: Found entity 3: LEDs_Bar_Driver
527
    Info: Found entity 4: I2C_Driver
528
    Info: Found entity 5: I2S_Driver
529
    Info: Found entity 6: Flash_Memory_Driver
530
    Info: Found entity 7: ADPCM_Decoder_1_Bit
531
Info: Elaborating entity "HD_ADPCM_Codec" for the top level hierarchy
532
Warning (10541): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(103): used implicit default value for signal "Seven_Segment_Digit1" because signal was never assigned a value or an explicit default value. Use of implicit default value may introduce unintended design optimizations.
533
Warning (10541): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(104): used implicit default value for signal "Seven_Segment_Digit2" because signal was never assigned a value or an explicit default value. Use of implicit default value may introduce unintended design optimizations.
534
Warning (10541): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(105): used implicit default value for signal "Seven_Segment_Digit3" because signal was never assigned a value or an explicit default value. Use of implicit default value may introduce unintended design optimizations.
535
Warning (10541): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(106): used implicit default value for signal "Seven_Segment_Digit4" because signal was never assigned a value or an explicit default value. Use of implicit default value may introduce unintended design optimizations.
536
Warning (10540): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(127): used explicit default value for signal "I2C_SLAVE_ADDRESS" because signal was never assigned a value
537
Warning (10540): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(158): used explicit default value for signal "FLASH_MEMORY_ACTIVE" because signal was never assigned a value
538
Warning (10036): Verilog HDL or VHDL warning at HD_ADPCM_Codec.vhd(162): object "FLASH_MEMORY_DATA_VALID" assigned a value but never read
539
Info: Elaborating entity "SevenSegments_Driver" for hierarchy "SevenSegments_Driver:u0"
540
Info: Elaborating entity "LEDs_Bar_Driver" for hierarchy "LEDs_Bar_Driver:u1"
541
Info: Elaborating entity "I2C_Driver" for hierarchy "I2C_Driver:u2"
542
Warning (10540): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(461): used explicit default value for signal "I2C_Data_Stream" because signal was never assigned a value
543
Info: Elaborating entity "I2S_Driver" for hierarchy "I2S_Driver:u3"
544
Warning (10540): VHDL Signal Declaration warning at HD_ADPCM_Codec.vhd(708): used explicit default value for signal "I2S_Data_Stream" because signal was never assigned a value
545
Info: Elaborating entity "Flash_Memory_Driver" for hierarchy "Flash_Memory_Driver:u4"
546
Info: Elaborating entity "ADPCM_Decoder_1_Bit" for hierarchy "ADPCM_Decoder_1_Bit:u5"
547
Info: Found 1 instances of uninferred RAM logic
548
    Info: RAM logic "I2C_Register_Address_Stream" is uninferred due to inappropriate RAM size
549
Info: Inferred 4 megafunctions from design logic
550
    Info: Inferred multiplier megafunction ("lpm_mult") from the following logic: "ADPCM_Decoder_1_Bit:u5|Mult0"
551
    Info: Inferred divider/modulo megafunction ("lpm_divide") from the following logic: "ADPCM_Decoder_1_Bit:u5|Div0"
552
    Info: Inferred multiplier megafunction ("lpm_mult") from the following logic: "ADPCM_Decoder_1_Bit:u6|Mult0"
553
    Info: Inferred divider/modulo megafunction ("lpm_divide") from the following logic: "ADPCM_Decoder_1_Bit:u6|Div0"
554
Info: Elaborated megafunction instantiation "ADPCM_Decoder_1_Bit:u5|lpm_mult:Mult0"
555
Info: Instantiated megafunction "ADPCM_Decoder_1_Bit:u5|lpm_mult:Mult0" with the following parameter:
556
    Info: Parameter "LPM_WIDTHA" = "10"
557
    Info: Parameter "LPM_WIDTHB" = "10"
558
    Info: Parameter "LPM_WIDTHP" = "20"
559
    Info: Parameter "LPM_WIDTHR" = "20"
560
    Info: Parameter "LPM_WIDTHS" = "1"
561
    Info: Parameter "LPM_REPRESENTATION" = "UNSIGNED"
562
    Info: Parameter "INPUT_A_IS_CONSTANT" = "NO"
563
    Info: Parameter "INPUT_B_IS_CONSTANT" = "NO"
564
    Info: Parameter "MAXIMIZE_SPEED" = "5"
565
    Info: Parameter "DEDICATED_MULTIPLIER_CIRCUITRY" = "AUTO"
566
Info: Found 1 design units, including 1 entities, in source file db/mult_pu01.tdf
567
    Info: Found entity 1: mult_pu01
568
Info: Elaborated megafunction instantiation "ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0"
569
Info: Instantiated megafunction "ADPCM_Decoder_1_Bit:u5|lpm_divide:Div0" with the following parameter:
570
    Info: Parameter "LPM_WIDTHN" = "20"
571
    Info: Parameter "LPM_WIDTHD" = "7"
572
    Info: Parameter "LPM_NREPRESENTATION" = "UNSIGNED"
573
    Info: Parameter "LPM_DREPRESENTATION" = "UNSIGNED"
574
Info: Found 1 design units, including 1 entities, in source file db/lpm_divide_aem.tdf
575
    Info: Found entity 1: lpm_divide_aem
576
Info: Found 1 design units, including 1 entities, in source file db/sign_div_unsign_klh.tdf
577
    Info: Found entity 1: sign_div_unsign_klh
578
Info: Found 1 design units, including 1 entities, in source file db/alt_u_div_e2f.tdf
579
    Info: Found entity 1: alt_u_div_e2f
580
Info: Found 1 design units, including 1 entities, in source file db/add_sub_lkc.tdf
581
    Info: Found entity 1: add_sub_lkc
582
Info: Found 1 design units, including 1 entities, in source file db/add_sub_mkc.tdf
583
    Info: Found entity 1: add_sub_mkc
584
Warning: The following nodes have both tri-state and non-tri-state drivers
585
    Warning: Inserted always-enabled tri-state buffer between "I2C_DATA_INOUT" and its non-tri-state driver.
586
    Warning: Inserted always-enabled tri-state buffer between "I2S_DATA_INOUT" and its non-tri-state driver.
587
Warning: The following bidir pins have no drivers
588
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[0]" has no driver
589
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[1]" has no driver
590
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[2]" has no driver
591
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[3]" has no driver
592
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[4]" has no driver
593
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[5]" has no driver
594
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[6]" has no driver
595
    Warning: Bidir "FLASH_MEMORY_DATA_INOUT[7]" has no driver
596
Warning: TRI or OPNDRN buffers permanently enabled
597
    Warning: Node "I2C_DATA_INOUT~synth"
598
    Warning: Node "I2S_DATA_INOUT~synth"
599
Warning: Output pins are stuck at VCC or GND
600
    Warning (13410): Pin "S_SEVEN_SEGMENT_1_OUT[0]" is stuck at GND
601
    Warning (13410): Pin "S_SEVEN_SEGMENT_1_OUT[1]" is stuck at GND
602
    Warning (13410): Pin "S_SEVEN_SEGMENT_1_OUT[2]" is stuck at GND
603
    Warning (13410): Pin "S_SEVEN_SEGMENT_1_OUT[3]" is stuck at GND
604
    Warning (13410): Pin "S_SEVEN_SEGMENT_1_OUT[4]" is stuck at GND
605
    Warning (13410): Pin "S_SEVEN_SEGMENT_1_OUT[5]" is stuck at GND
606
    Warning (13410): Pin "S_SEVEN_SEGMENT_1_OUT[6]" is stuck at VCC
607
    Warning (13410): Pin "S_SEVEN_SEGMENT_2_OUT[0]" is stuck at GND
608
    Warning (13410): Pin "S_SEVEN_SEGMENT_2_OUT[1]" is stuck at GND
609
    Warning (13410): Pin "S_SEVEN_SEGMENT_2_OUT[2]" is stuck at GND
610
    Warning (13410): Pin "S_SEVEN_SEGMENT_2_OUT[3]" is stuck at GND
611
    Warning (13410): Pin "S_SEVEN_SEGMENT_2_OUT[4]" is stuck at GND
612
    Warning (13410): Pin "S_SEVEN_SEGMENT_2_OUT[5]" is stuck at GND
613
    Warning (13410): Pin "S_SEVEN_SEGMENT_2_OUT[6]" is stuck at VCC
614
    Warning (13410): Pin "S_SEVEN_SEGMENT_3_OUT[0]" is stuck at GND
615
    Warning (13410): Pin "S_SEVEN_SEGMENT_3_OUT[1]" is stuck at GND
616
    Warning (13410): Pin "S_SEVEN_SEGMENT_3_OUT[2]" is stuck at GND
617
    Warning (13410): Pin "S_SEVEN_SEGMENT_3_OUT[3]" is stuck at GND
618
    Warning (13410): Pin "S_SEVEN_SEGMENT_3_OUT[4]" is stuck at GND
619
    Warning (13410): Pin "S_SEVEN_SEGMENT_3_OUT[5]" is stuck at GND
620
    Warning (13410): Pin "S_SEVEN_SEGMENT_3_OUT[6]" is stuck at VCC
621
    Warning (13410): Pin "S_SEVEN_SEGMENT_4_OUT[0]" is stuck at GND
622
    Warning (13410): Pin "S_SEVEN_SEGMENT_4_OUT[1]" is stuck at GND
623
    Warning (13410): Pin "S_SEVEN_SEGMENT_4_OUT[2]" is stuck at GND
624
    Warning (13410): Pin "S_SEVEN_SEGMENT_4_OUT[3]" is stuck at GND
625
    Warning (13410): Pin "S_SEVEN_SEGMENT_4_OUT[4]" is stuck at GND
626
    Warning (13410): Pin "S_SEVEN_SEGMENT_4_OUT[5]" is stuck at GND
627
    Warning (13410): Pin "S_SEVEN_SEGMENT_4_OUT[6]" is stuck at VCC
628
    Warning (13410): Pin "FLASH_MEMORY_nWE_OUT" is stuck at VCC
629
    Warning (13410): Pin "FLASH_MEMORY_nRESET_OUT" is stuck at VCC
630
Info: 4 registers lost all their fanouts during netlist optimizations. The first 4 are displayed below.
631
    Info: Register "ADPCM_Decoder_1_Bit:u5|PCM_Data_Difference[16]" lost all its fanouts during netlist optimizations.
632
    Info: Register "ADPCM_Decoder_1_Bit:u5|Last_PCM_Data[16]" lost all its fanouts during netlist optimizations.
633
    Info: Register "ADPCM_Decoder_1_Bit:u6|PCM_Data_Difference[16]" lost all its fanouts during netlist optimizations.
634
    Info: Register "ADPCM_Decoder_1_Bit:u6|Last_PCM_Data[16]" lost all its fanouts during netlist optimizations.
635
Warning: Design contains 1 input pin(s) that do not drive logic
636
    Warning (15610): No output dependent on input pin "SWITCH_0"
637
Info: Implemented 1781 device resources after synthesis - the final resource count might be different
638
    Info: Implemented 4 input pins
639
    Info: Implemented 68 output pins
640
    Info: Implemented 10 bidirectional pins
641
    Info: Implemented 1695 logic cells
642
    Info: Implemented 4 DSP elements
643
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 57 warnings
644
    Info: Peak virtual memory: 202 megabytes
645
    Info: Processing ended: Tue May 11 23:49:36 2010
646
    Info: Elapsed time: 00:00:17
647
    Info: Total CPU time (on all processors): 00:00:16
648
 
649
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.