OpenCores
URL https://opencores.org/ocsvn/cpu6502_true_cycle/cpu6502_true_cycle/trunk

Subversion Repositories cpu6502_true_cycle

[/] [cpu6502_true_cycle/] [trunk/] [TO_DO_list.txt] - Blame information for rev 26

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 26 fpga_is_fu
(September 15th 2018)
2
- (WORKING) Performance improvements
3
- (WORKING) Creating test strategy for RDY signal
4
- (DONE) Working on reported Bugs/Requests: Branches, Interrupts, ADC/SBC
5
- (DONE) Verifying all interrupts
6
- (90%)  Finish working for Specification of cpu65C02_tc
7
 
8 24 fpga_is_fu
(March 15th 2010)
9
- (DONE) Bug fix for wrong interrupt sequences in IRQ and NMI. Tested by
10
         simulation with RTI and in a real environment by customer.
11
- (DONE) Removed directory ./verilog_TRIAL from source.
12
- (DONE) Updated HTML
13
 
14
(February 25th 2009)
15
- (DONE) CORRECTED "RTI" (wrong: use of stack pointer)
16
- (DONE) RENAME all states of "FSM Execution Unit" for better reading
17
- (90%) Finish working for Specification of cpu6502_tc
18
 
19
(January, 4th 2009)
20
- (DONE) Remove unused nets, register and modules
21
- (85%) Finish working for Specification of cpu65C02_tc
22
- (DONE) Update the HDL Designer files for better viewing and
23
  understanding
24
 
25
(August, 5th 2008)
26
- (DONE) Rename all port names (_i, _o, _o_i)
27
- (DONE) Test and verify all Op Codes
28
- (DONE) Optimize core for speed
29
- (75%) Finish working for Specification of cpu65C02_tc
30
- (WORKING) Create high level testbench in assembler and hardware for
31
  testing all Op Codes (include accurate cycle timing)
32
- (WORKING) Create simulation files for Modelsim
33
- (WORKING) Create a simple .wlf file to demonstrate the cpu6502_tc
34 2 fpga_is_fu
- Update the HDL Designer files for better viewing and understanding

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.