OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [branches/] [unneback/] [rtl/] [verilog/] [eth_crc.v] - Blame information for rev 15

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 15 mohor
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  eth_crc.v                                                   ////
4
////                                                              ////
5
////  This file is part of the Ethernet IP core project           ////
6
////  http://www.opencores.org/cores/ethmac/                      ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Igor Mohor (igorM@opencores.org)                      ////
10
////      - Novan Hartadi (novan@vlsi.itb.ac.id)                  ////
11
////      - Mahmud Galela (mgalela@vlsi.itb.ac.id)                ////
12
////                                                              ////
13
////  All additional information is avaliable in the Readme.txt   ////
14
////  file.                                                       ////
15
////                                                              ////
16
//////////////////////////////////////////////////////////////////////
17
////                                                              ////
18
//// Copyright (C) 2001 Authors                                   ////
19
////                                                              ////
20
//// This source file may be used and distributed without         ////
21
//// restriction provided that this copyright statement is not    ////
22
//// removed from the file and that any derivative work contains  ////
23
//// the original copyright notice and the associated disclaimer. ////
24
////                                                              ////
25
//// This source file is free software; you can redistribute it   ////
26
//// and/or modify it under the terms of the GNU Lesser General   ////
27
//// Public License as published by the Free Software Foundation; ////
28
//// either version 2.1 of the License, or (at your option) any   ////
29
//// later version.                                               ////
30
////                                                              ////
31
//// This source is distributed in the hope that it will be       ////
32
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
33
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
34
//// PURPOSE.  See the GNU Lesser General Public License for more ////
35
//// details.                                                     ////
36
////                                                              ////
37
//// You should have received a copy of the GNU Lesser General    ////
38
//// Public License along with this source; if not, download it   ////
39
//// from http://www.opencores.org/lgpl.shtml                     ////
40
////                                                              ////
41
//////////////////////////////////////////////////////////////////////
42
//
43
// CVS Revision History
44
//
45
// $Log: not supported by cvs2svn $
46
// Revision 1.1  2001/07/30 21:23:42  mohor
47
// Directory structure changed. Files checked and joind together.
48
//
49
// Revision 1.3  2001/06/19 18:16:40  mohor
50
// TxClk changed to MTxClk (as discribed in the documentation).
51
// Crc changed so only one file can be used instead of two.
52
//
53
// Revision 1.2  2001/06/19 10:38:07  mohor
54
// Minor changes in header.
55
//
56
// Revision 1.1  2001/06/19 10:27:57  mohor
57
// TxEthMAC initial release.
58
//
59
//
60
//
61
 
62
 
63
`include "eth_timescale.v"
64
 
65
module eth_crc (Clk, Reset, Data, Enable, Initialize, Crc, CrcError);
66
 
67
 
68
parameter Tp = 1;
69
 
70
input Clk;
71
input Reset;
72
input [3:0] Data;
73
input Enable;
74
input Initialize;
75
 
76
output [31:0] Crc;
77
output CrcError;
78
 
79
reg  [31:0] Crc;
80
 
81
wire [31:0] CrcNext;
82
 
83
 
84
assign CrcNext[0] = Enable & (Data[0] ^ Crc[28]);
85
assign CrcNext[1] = Enable & (Data[1] ^ Data[0] ^ Crc[28] ^ Crc[29]);
86
assign CrcNext[2] = Enable & (Data[2] ^ Data[1] ^ Data[0] ^ Crc[28] ^ Crc[29] ^ Crc[30]);
87
assign CrcNext[3] = Enable & (Data[3] ^ Data[2] ^ Data[1] ^ Crc[29] ^ Crc[30] ^ Crc[31]);
88
assign CrcNext[4] = (Enable & (Data[3] ^ Data[2] ^ Data[0] ^ Crc[28] ^ Crc[30] ^ Crc[31])) ^ Crc[0];
89
assign CrcNext[5] = (Enable & (Data[3] ^ Data[1] ^ Data[0] ^ Crc[28] ^ Crc[29] ^ Crc[31])) ^ Crc[1];
90
assign CrcNext[6] = (Enable & (Data[2] ^ Data[1] ^ Crc[29] ^ Crc[30])) ^ Crc[ 2];
91
assign CrcNext[7] = (Enable & (Data[3] ^ Data[2] ^ Data[0] ^ Crc[28] ^ Crc[30] ^ Crc[31])) ^ Crc[3];
92
assign CrcNext[8] = (Enable & (Data[3] ^ Data[1] ^ Data[0] ^ Crc[28] ^ Crc[29] ^ Crc[31])) ^ Crc[4];
93
assign CrcNext[9] = (Enable & (Data[2] ^ Data[1] ^ Crc[29] ^ Crc[30])) ^ Crc[5];
94
assign CrcNext[10] = (Enable & (Data[3] ^ Data[2] ^ Data[0] ^ Crc[28] ^ Crc[30] ^ Crc[31])) ^ Crc[6];
95
assign CrcNext[11] = (Enable & (Data[3] ^ Data[1] ^ Data[0] ^ Crc[28] ^ Crc[29] ^ Crc[31])) ^ Crc[7];
96
assign CrcNext[12] = (Enable & (Data[2] ^ Data[1] ^ Data[0] ^ Crc[28] ^ Crc[29] ^ Crc[30])) ^ Crc[8];
97
assign CrcNext[13] = (Enable & (Data[3] ^ Data[2] ^ Data[1] ^ Crc[29] ^ Crc[30] ^ Crc[31])) ^ Crc[9];
98
assign CrcNext[14] = (Enable & (Data[3] ^ Data[2] ^ Crc[30] ^ Crc[31])) ^ Crc[10];
99
assign CrcNext[15] = (Enable & (Data[3] ^ Crc[31])) ^ Crc[11];
100
assign CrcNext[16] = (Enable & (Data[0] ^ Crc[28])) ^ Crc[12];
101
assign CrcNext[17] = (Enable & (Data[1] ^ Crc[29])) ^ Crc[13];
102
assign CrcNext[18] = (Enable & (Data[2] ^ Crc[30])) ^ Crc[14];
103
assign CrcNext[19] = (Enable & (Data[3] ^ Crc[31])) ^ Crc[15];
104
assign CrcNext[20] = Crc[16];
105
assign CrcNext[21] = Crc[17];
106
assign CrcNext[22] = (Enable & (Data[0] ^ Crc[28])) ^ Crc[18];
107
assign CrcNext[23] = (Enable & (Data[1] ^ Data[0] ^ Crc[29] ^ Crc[28])) ^ Crc[19];
108
assign CrcNext[24] = (Enable & (Data[2] ^ Data[1] ^ Crc[30] ^ Crc[29])) ^ Crc[20];
109
assign CrcNext[25] = (Enable & (Data[3] ^ Data[2] ^ Crc[31] ^ Crc[30])) ^ Crc[21];
110
assign CrcNext[26] = (Enable & (Data[3] ^ Data[0] ^ Crc[31] ^ Crc[28])) ^ Crc[22];
111
assign CrcNext[27] = (Enable & (Data[1] ^ Crc[29])) ^ Crc[23];
112
assign CrcNext[28] = (Enable & (Data[2] ^ Crc[30])) ^ Crc[24];
113
assign CrcNext[29] = (Enable & (Data[3] ^ Crc[31])) ^ Crc[25];
114
assign CrcNext[30] = Crc[26];
115
assign CrcNext[31] = Crc[27];
116
 
117
 
118
always @ (posedge Clk or posedge Reset)
119
begin
120
  if (Reset)
121
    Crc <= #1 32'hffffffff;
122
  else
123
  if(Initialize)
124
    Crc <= #Tp 32'hffffffff;
125
  else
126
    Crc <= #Tp CrcNext;
127
end
128
 
129
assign CrcError = Crc[31:0] != 32'hc704dd7b;  // CRC not equal to magic number
130
 
131
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.