OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_17/] [rtl/] [verilog/] [eth_registers.v] - Blame information for rev 132

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 15 mohor
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  eth_registers.v                                             ////
4
////                                                              ////
5
////  This file is part of the Ethernet IP core project           ////
6 37 mohor
////  http://www.opencores.org/projects/ethmac/                   ////
7 15 mohor
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Igor Mohor (igorM@opencores.org)                      ////
10
////                                                              ////
11
////  All additional information is avaliable in the Readme.txt   ////
12
////  file.                                                       ////
13
////                                                              ////
14
//////////////////////////////////////////////////////////////////////
15
////                                                              ////
16
//// Copyright (C) 2001 Authors                                   ////
17
////                                                              ////
18
//// This source file may be used and distributed without         ////
19
//// restriction provided that this copyright statement is not    ////
20
//// removed from the file and that any derivative work contains  ////
21
//// the original copyright notice and the associated disclaimer. ////
22
////                                                              ////
23
//// This source file is free software; you can redistribute it   ////
24
//// and/or modify it under the terms of the GNU Lesser General   ////
25
//// Public License as published by the Free Software Foundation; ////
26
//// either version 2.1 of the License, or (at your option) any   ////
27
//// later version.                                               ////
28
////                                                              ////
29
//// This source is distributed in the hope that it will be       ////
30
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
31
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
32
//// PURPOSE.  See the GNU Lesser General Public License for more ////
33
//// details.                                                     ////
34
////                                                              ////
35
//// You should have received a copy of the GNU Lesser General    ////
36
//// Public License along with this source; if not, download it   ////
37
//// from http://www.opencores.org/lgpl.shtml                     ////
38
////                                                              ////
39
//////////////////////////////////////////////////////////////////////
40
//
41
// CVS Revision History
42
//
43
// $Log: not supported by cvs2svn $
44 132 mohor
// Revision 1.14  2002/04/22 14:03:44  mohor
45
// Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
46
// or not.
47
//
48 102 mohor
// Revision 1.13  2002/02/26 16:18:09  mohor
49
// Reset values are passed to registers through parameters
50
//
51 74 mohor
// Revision 1.12  2002/02/17 13:23:42  mohor
52
// Define missmatch fixed.
53
//
54 69 mohor
// Revision 1.11  2002/02/16 14:03:44  mohor
55
// Registered trimmed. Unused registers removed.
56
//
57 68 mohor
// Revision 1.10  2002/02/15 11:08:25  mohor
58
// File format fixed a bit.
59
//
60 56 mohor
// Revision 1.9  2002/02/14 20:19:41  billditt
61
// Modified for Address Checking,
62
// addition of eth_addrcheck.v
63
//
64
// Revision 1.8  2002/02/12 17:01:19  mohor
65
// HASH0 and HASH1 registers added. 
66
 
67 46 mohor
// Revision 1.7  2002/01/23 10:28:16  mohor
68
// Link in the header changed.
69
//
70 37 mohor
// Revision 1.6  2001/12/05 15:00:16  mohor
71
// RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
72
// instead of the number of RX descriptors).
73
//
74 34 mohor
// Revision 1.5  2001/12/05 10:22:19  mohor
75
// ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead.
76
//
77 32 mohor
// Revision 1.4  2001/10/19 08:43:51  mohor
78
// eth_timescale.v changed to timescale.v This is done because of the
79
// simulation of the few cores in a one joined project.
80
//
81 22 mohor
// Revision 1.3  2001/10/18 12:07:11  mohor
82
// Status signals changed, Adress decoding changed, interrupt controller
83
// added.
84
//
85 21 mohor
// Revision 1.2  2001/09/24 15:02:56  mohor
86
// Defines changed (All precede with ETH_). Small changes because some
87
// tools generate warnings when two operands are together. Synchronization
88
// between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
89
// demands).
90
//
91 20 mohor
// Revision 1.1  2001/08/06 14:44:29  mohor
92
// A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
93
// Include files fixed to contain no path.
94
// File names and module names changed ta have a eth_ prologue in the name.
95
// File eth_timescale.v is used to define timescale
96
// All pin names on the top module are changed to contain _I, _O or _OE at the end.
97
// Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
98
// and Mdo_OE. The bidirectional signal must be created on the top level. This
99
// is done due to the ASIC tools.
100
//
101 15 mohor
// Revision 1.2  2001/08/02 09:25:31  mohor
102
// Unconnected signals are now connected.
103
//
104
// Revision 1.1  2001/07/30 21:23:42  mohor
105
// Directory structure changed. Files checked and joind together.
106
//
107
//
108
//
109
//
110
//
111
//
112
 
113
`include "eth_defines.v"
114 22 mohor
`include "timescale.v"
115 15 mohor
 
116
 
117 68 mohor
module eth_registers( DataIn, Address, Rw, Cs, Clk, Reset, DataOut,
118 15 mohor
                      r_RecSmall, r_Pad, r_HugEn, r_CrcEn, r_DlyCrcEn,
119
                      r_Rst, r_FullD, r_ExDfrEn, r_NoBckof, r_LoopBck, r_IFG,
120 21 mohor
                      r_Pro, r_Iam, r_Bro, r_NoPre, r_TxEn, r_RxEn,
121 74 mohor
                      TxB_IRQ, TxE_IRQ, RxB_IRQ, RxE_IRQ, Busy_IRQ, TxC_IRQ, RxC_IRQ,
122 21 mohor
                      r_IPGT, r_IPGR1, r_IPGR2, r_MinFL, r_MaxFL, r_MaxRet,
123 15 mohor
                      r_CollValid, r_TxFlow, r_RxFlow, r_PassAll,
124
                      r_MiiMRst, r_MiiNoPre, r_ClkDiv, r_WCtrlData, r_RStat, r_ScanStat,
125
                      r_RGAD, r_FIAD, r_CtrlData, NValid_stat, Busy_stat,
126
                      LinkFail, r_MAC, WCtrlDataStart, RStatStart,
127 46 mohor
                      UpdateMIIRX_DATAReg, Prsd, r_TxBDNum, TX_BD_NUM_Wr, int_o,
128 56 mohor
                      r_HASH0, r_HASH1
129 15 mohor
                    );
130
 
131
parameter Tp = 1;
132
 
133
input [31:0] DataIn;
134 46 mohor
input [7:0] Address;
135 15 mohor
 
136
input Rw;
137
input Cs;
138
input Clk;
139
input Reset;
140
 
141
input WCtrlDataStart;
142
input RStatStart;
143
 
144
input UpdateMIIRX_DATAReg;
145
input [15:0] Prsd;
146
 
147
output [31:0] DataOut;
148
reg    [31:0] DataOut;
149
 
150
output r_RecSmall;
151
output r_Pad;
152
output r_HugEn;
153
output r_CrcEn;
154
output r_DlyCrcEn;
155
output r_Rst;
156
output r_FullD;
157
output r_ExDfrEn;
158
output r_NoBckof;
159
output r_LoopBck;
160
output r_IFG;
161
output r_Pro;
162
output r_Iam;
163
output r_Bro;
164
output r_NoPre;
165
output r_TxEn;
166
output r_RxEn;
167 52 billditt
output [31:0] r_HASH0;
168
output [31:0] r_HASH1;
169 15 mohor
 
170 21 mohor
input TxB_IRQ;
171
input TxE_IRQ;
172
input RxB_IRQ;
173 74 mohor
input RxE_IRQ;
174 21 mohor
input Busy_IRQ;
175 74 mohor
input TxC_IRQ;
176
input RxC_IRQ;
177 15 mohor
 
178
output [6:0] r_IPGT;
179
 
180
output [6:0] r_IPGR1;
181
 
182
output [6:0] r_IPGR2;
183
 
184
output [15:0] r_MinFL;
185
output [15:0] r_MaxFL;
186
 
187
output [3:0] r_MaxRet;
188
output [5:0] r_CollValid;
189
 
190
output r_TxFlow;
191
output r_RxFlow;
192
output r_PassAll;
193
 
194
output r_MiiMRst;
195
output r_MiiNoPre;
196
output [7:0] r_ClkDiv;
197
 
198
output r_WCtrlData;
199
output r_RStat;
200
output r_ScanStat;
201
 
202
output [4:0] r_RGAD;
203
output [4:0] r_FIAD;
204
 
205 21 mohor
output [15:0]r_CtrlData;
206 15 mohor
 
207
 
208
input NValid_stat;
209
input Busy_stat;
210
input LinkFail;
211
 
212 21 mohor
output [47:0]r_MAC;
213 34 mohor
output [7:0] r_TxBDNum;
214
output       TX_BD_NUM_Wr;
215 21 mohor
output       int_o;
216 15 mohor
 
217 21 mohor
reg          irq_txb;
218
reg          irq_txe;
219
reg          irq_rxb;
220 74 mohor
reg          irq_rxe;
221 21 mohor
reg          irq_busy;
222 74 mohor
reg          irq_txc;
223
reg          irq_rxc;
224 15 mohor
 
225
wire Write = Cs &  Rw;
226
wire Read  = Cs & ~Rw;
227
 
228 21 mohor
wire MODER_Wr       = (Address == `ETH_MODER_ADR       )  & Write;
229
wire INT_SOURCE_Wr  = (Address == `ETH_INT_SOURCE_ADR  )  & Write;
230
wire INT_MASK_Wr    = (Address == `ETH_INT_MASK_ADR    )  & Write;
231
wire IPGT_Wr        = (Address == `ETH_IPGT_ADR        )  & Write;
232
wire IPGR1_Wr       = (Address == `ETH_IPGR1_ADR       )  & Write;
233
wire IPGR2_Wr       = (Address == `ETH_IPGR2_ADR       )  & Write;
234
wire PACKETLEN_Wr   = (Address == `ETH_PACKETLEN_ADR   )  & Write;
235
wire COLLCONF_Wr    = (Address == `ETH_COLLCONF_ADR    )  & Write;
236
 
237
wire CTRLMODER_Wr   = (Address == `ETH_CTRLMODER_ADR   )  & Write;
238
wire MIIMODER_Wr    = (Address == `ETH_MIIMODER_ADR    )  & Write;
239
wire MIICOMMAND_Wr  = (Address == `ETH_MIICOMMAND_ADR  )  & Write;
240
wire MIIADDRESS_Wr  = (Address == `ETH_MIIADDRESS_ADR  )  & Write;
241
wire MIITX_DATA_Wr  = (Address == `ETH_MIITX_DATA_ADR  )  & Write;
242
wire MIIRX_DATA_Wr  = UpdateMIIRX_DATAReg;
243
wire MIISTATUS_Wr   = (Address == `ETH_MIISTATUS_ADR   )  & Write;
244
wire MAC_ADDR0_Wr   = (Address == `ETH_MAC_ADDR0_ADR   )  & Write;
245
wire MAC_ADDR1_Wr   = (Address == `ETH_MAC_ADDR1_ADR   )  & Write;
246 52 billditt
wire HASH0_Wr       = (Address == `ETH_HASH0_ADR   )  & Write;
247
wire HASH1_Wr       = (Address == `ETH_HASH1_ADR   )  & Write;
248 34 mohor
assign TX_BD_NUM_Wr = (Address == `ETH_TX_BD_NUM_ADR   )  & Write;
249 15 mohor
 
250
 
251
 
252
wire [31:0] MODEROut;
253
wire [31:0] INT_SOURCEOut;
254
wire [31:0] INT_MASKOut;
255
wire [31:0] IPGTOut;
256
wire [31:0] IPGR1Out;
257
wire [31:0] IPGR2Out;
258
wire [31:0] PACKETLENOut;
259
wire [31:0] COLLCONFOut;
260
wire [31:0] CTRLMODEROut;
261
wire [31:0] MIIMODEROut;
262
wire [31:0] MIICOMMANDOut;
263
wire [31:0] MIIADDRESSOut;
264
wire [31:0] MIITX_DATAOut;
265
wire [31:0] MIIRX_DATAOut;
266
wire [31:0] MIISTATUSOut;
267
wire [31:0] MAC_ADDR0Out;
268
wire [31:0] MAC_ADDR1Out;
269 34 mohor
wire [31:0] TX_BD_NUMOut;
270 52 billditt
wire [31:0] HASH0Out;
271
wire [31:0] HASH1Out;
272 15 mohor
 
273 46 mohor
 
274 74 mohor
eth_register #(17, `ETH_MODER_DEF)      MODER        (.DataIn(DataIn[16:0]), .DataOut(MODEROut[16:0]),     .Write(MODER_Wr),      .Clk(Clk), .Reset(Reset));
275 68 mohor
assign MODEROut[31:17] = 0;
276 15 mohor
 
277 74 mohor
eth_register #(7, `ETH_INT_MASK_DEF)     INT_MASK    (.DataIn(DataIn[6:0]),  .DataOut(INT_MASKOut[6:0]),   .Write(INT_MASK_Wr),   .Clk(Clk), .Reset(Reset));
278
assign INT_MASKOut[31:7] = 0;
279 52 billditt
 
280 74 mohor
eth_register #(7, `ETH_IPGT_DEF)         IPGT        (.DataIn(DataIn[6:0]),  .DataOut(IPGTOut[6:0]),       .Write(IPGT_Wr),       .Clk(Clk), .Reset(Reset));
281 68 mohor
assign IPGTOut[31:7] = 0;
282 52 billditt
 
283 74 mohor
eth_register #(7, `ETH_IPGR1_DEF)        IPGR1       (.DataIn(DataIn[6:0]),  .DataOut(IPGR1Out[6:0]),      .Write(IPGR1_Wr),      .Clk(Clk), .Reset(Reset));
284 68 mohor
assign IPGR1Out[31:7] = 0;
285 15 mohor
 
286 74 mohor
eth_register #(7, `ETH_IPGR2_DEF)        IPGR2       (.DataIn(DataIn[6:0]),  .DataOut(IPGR2Out[6:0]),      .Write(IPGR2_Wr),      .Clk(Clk), .Reset(Reset));
287 68 mohor
assign IPGR2Out[31:7] = 0;
288 15 mohor
 
289 74 mohor
eth_register #(32, `ETH_PACKETLEN_DEF)   PACKETLEN   (.DataIn(DataIn),       .DataOut(PACKETLENOut),       .Write(PACKETLEN_Wr),  .Clk(Clk), .Reset(Reset));
290 15 mohor
 
291 74 mohor
eth_register #(6, `ETH_COLLCONF0_DEF)    COLLCONF0   (.DataIn(DataIn[5:0]),  .DataOut(COLLCONFOut[5:0]),   .Write(COLLCONF_Wr),   .Clk(Clk), .Reset(Reset));
292
eth_register #(4, `ETH_COLLCONF1_DEF)    COLLCONF1   (.DataIn(DataIn[19:16]),.DataOut(COLLCONFOut[19:16]), .Write(COLLCONF_Wr),   .Clk(Clk), .Reset(Reset));
293 68 mohor
assign COLLCONFOut[15:6] = 0;
294
assign COLLCONFOut[31:20] = 0;
295 15 mohor
 
296 74 mohor
eth_register #(8, `ETH_TX_BD_NUM_DEF)    TX_BD_NUM   (.DataIn(DataIn[7:0]),  .DataOut(TX_BD_NUMOut[7:0]), .Write(TX_BD_NUM_Wr),  .Clk(Clk), .Reset(Reset));
297 68 mohor
assign TX_BD_NUMOut[31:8] = 24'h0;
298 15 mohor
 
299 74 mohor
eth_register #(3, `ETH_CTRLMODER_DEF)    CTRLMODER2  (.DataIn(DataIn[2:0]),  .DataOut(CTRLMODEROut[2:0]),  .Write(CTRLMODER_Wr),  .Clk(Clk), .Reset(Reset));
300 68 mohor
assign CTRLMODEROut[31:3] = 29'h0;
301 15 mohor
 
302 74 mohor
eth_register #(11, `ETH_MIIMODER_DEF)    MIIMODER    (.DataIn(DataIn[10:0]), .DataOut(MIIMODEROut[10:0]),  .Write(MIIMODER_Wr),   .Clk(Clk), .Reset(Reset));
303 68 mohor
assign MIIMODEROut[31:11] = 0;
304
 
305 74 mohor
eth_register #(1, 0)                     MIICOMMAND2 (.DataIn(DataIn[2]),    .DataOut(MIICOMMANDOut[2]),   .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset | WCtrlDataStart));
306
eth_register #(1, 0)                     MIICOMMAND1 (.DataIn(DataIn[1]),    .DataOut(MIICOMMANDOut[1]),   .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset | RStatStart));
307
eth_register #(1, 0)                     MIICOMMAND0 (.DataIn(DataIn[0]),    .DataOut(MIICOMMANDOut[0]),   .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset));
308 15 mohor
assign MIICOMMANDOut[31:3] = 29'h0;
309
 
310 74 mohor
eth_register #(5, `ETH_MIIADDRESS0_DEF)  MIIADDRESS0 (.DataIn(DataIn[4:0]),  .DataOut(MIIADDRESSOut[4:0]), .Write(MIIADDRESS_Wr), .Clk(Clk), .Reset(Reset));
311
eth_register #(5, `ETH_MIIADDRESS1_DEF)  MIIADDRESS1 (.DataIn(DataIn[12:8]), .DataOut(MIIADDRESSOut[12:8]),.Write(MIIADDRESS_Wr), .Clk(Clk), .Reset(Reset));
312 68 mohor
assign MIIADDRESSOut[7:5] = 0;
313
assign MIIADDRESSOut[31:13] = 0;
314 15 mohor
 
315 74 mohor
eth_register #(16, `ETH_MIITX_DATA_DEF)  MIITX_DATA  (.DataIn(DataIn[15:0]), .DataOut(MIITX_DATAOut[15:0]),.Write(MIITX_DATA_Wr), .Clk(Clk), .Reset(Reset));
316 68 mohor
assign MIITX_DATAOut[31:16] = 0;
317 15 mohor
 
318 74 mohor
eth_register #(16, `ETH_MIIRX_DATA_DEF)  MIIRX_DATA  (.DataIn(Prsd[15:0]),   .DataOut(MIIRX_DATAOut[15:0]),.Write(MIIRX_DATA_Wr), .Clk(Clk), .Reset(Reset));
319 68 mohor
assign MIIRX_DATAOut[31:16] = 0;
320 15 mohor
 
321 74 mohor
eth_register #(32, `ETH_MAC_ADDR0_DEF)   MAC_ADDR0   (.DataIn(DataIn),       .DataOut(MAC_ADDR0Out),       .Write(MAC_ADDR0_Wr),  .Clk(Clk), .Reset(Reset));
322
eth_register #(16, `ETH_MAC_ADDR1_DEF)   MAC_ADDR1   (.DataIn(DataIn[15:0]), .DataOut(MAC_ADDR1Out[15:0]), .Write(MAC_ADDR1_Wr),  .Clk(Clk), .Reset(Reset));
323 68 mohor
assign MAC_ADDR1Out[31:16] = 0;
324
 
325
 
326 74 mohor
eth_register #(32, `ETH_HASH0_DEF)       RXHASH0     (.DataIn(DataIn),       .DataOut(HASH0Out),           .Write(HASH0_Wr),      .Clk(Clk), .Reset(Reset));
327
eth_register #(32, `ETH_HASH1_DEF)       RXHASH1     (.DataIn(DataIn),       .DataOut(HASH1Out),           .Write(HASH1_Wr),      .Clk(Clk), .Reset(Reset));
328 68 mohor
 
329
 
330 15 mohor
reg LinkFailRegister;
331
 
332
always @ (posedge Clk or posedge Reset)
333
begin
334
  if(Reset)
335 132 mohor
    LinkFailRegister <= #Tp 0;
336 15 mohor
  else
337 132 mohor
  if(LinkFail)
338
    LinkFailRegister <= #Tp 1;
339
  else
340
    LinkFailRegister <= #Tp 0;
341 15 mohor
end
342
 
343
 
344
always @ (Address or Read or MODEROut or INT_SOURCEOut or INT_MASKOut or IPGTOut or
345
          IPGR1Out or IPGR2Out or PACKETLENOut or COLLCONFOut or CTRLMODEROut or
346
          MIIMODEROut or MIICOMMANDOut or MIIADDRESSOut or MIITX_DATAOut or
347
          MIIRX_DATAOut or MIISTATUSOut or MAC_ADDR0Out or MAC_ADDR1Out or
348 52 billditt
          TX_BD_NUMOut or HASH0Out or HASH1Out)
349 15 mohor
begin
350
  if(Read)  // read
351
    begin
352
      case(Address)
353 20 mohor
        `ETH_MODER_ADR        :  DataOut<=MODEROut;
354
        `ETH_INT_SOURCE_ADR   :  DataOut<=INT_SOURCEOut;
355
        `ETH_INT_MASK_ADR     :  DataOut<=INT_MASKOut;
356
        `ETH_IPGT_ADR         :  DataOut<=IPGTOut;
357
        `ETH_IPGR1_ADR        :  DataOut<=IPGR1Out;
358
        `ETH_IPGR2_ADR        :  DataOut<=IPGR2Out;
359
        `ETH_PACKETLEN_ADR    :  DataOut<=PACKETLENOut;
360
        `ETH_COLLCONF_ADR     :  DataOut<=COLLCONFOut;
361
        `ETH_CTRLMODER_ADR    :  DataOut<=CTRLMODEROut;
362
        `ETH_MIIMODER_ADR     :  DataOut<=MIIMODEROut;
363
        `ETH_MIICOMMAND_ADR   :  DataOut<=MIICOMMANDOut;
364
        `ETH_MIIADDRESS_ADR   :  DataOut<=MIIADDRESSOut;
365
        `ETH_MIITX_DATA_ADR   :  DataOut<=MIITX_DATAOut;
366
        `ETH_MIIRX_DATA_ADR   :  DataOut<=MIIRX_DATAOut;
367
        `ETH_MIISTATUS_ADR    :  DataOut<=MIISTATUSOut;
368
        `ETH_MAC_ADDR0_ADR    :  DataOut<=MAC_ADDR0Out;
369
        `ETH_MAC_ADDR1_ADR    :  DataOut<=MAC_ADDR1Out;
370 34 mohor
        `ETH_TX_BD_NUM_ADR    :  DataOut<=TX_BD_NUMOut;
371 56 mohor
        `ETH_HASH0_ADR        :  DataOut<=HASH0Out;
372
        `ETH_HASH1_ADR        :  DataOut<=HASH1Out;
373 15 mohor
        default:             DataOut<=32'h0;
374
      endcase
375
    end
376
  else
377
    DataOut<=32'h0;
378
end
379
 
380
 
381
assign r_RecSmall         = MODEROut[16];
382
assign r_Pad              = MODEROut[15];
383
assign r_HugEn            = MODEROut[14];
384
assign r_CrcEn            = MODEROut[13];
385
assign r_DlyCrcEn         = MODEROut[12];
386
assign r_Rst              = MODEROut[11];
387
assign r_FullD            = MODEROut[10];
388
assign r_ExDfrEn          = MODEROut[9];
389
assign r_NoBckof          = MODEROut[8];
390
assign r_LoopBck          = MODEROut[7];
391
assign r_IFG              = MODEROut[6];
392
assign r_Pro              = MODEROut[5];
393
assign r_Iam              = MODEROut[4];
394
assign r_Bro              = MODEROut[3];
395
assign r_NoPre            = MODEROut[2];
396
assign r_TxEn             = MODEROut[1];
397
assign r_RxEn             = MODEROut[0];
398
 
399
assign r_IPGT[6:0]        = IPGTOut[6:0];
400
 
401
assign r_IPGR1[6:0]       = IPGR1Out[6:0];
402
 
403
assign r_IPGR2[6:0]       = IPGR2Out[6:0];
404
 
405
assign r_MinFL[15:0]      = PACKETLENOut[31:16];
406
assign r_MaxFL[15:0]      = PACKETLENOut[15:0];
407
 
408 56 mohor
assign r_MaxRet[3:0]      = COLLCONFOut[19:16];
409
assign r_CollValid[5:0]   = COLLCONFOut[5:0];
410 15 mohor
 
411
assign r_TxFlow           = CTRLMODEROut[2];
412
assign r_RxFlow           = CTRLMODEROut[1];
413
assign r_PassAll          = CTRLMODEROut[0];
414
 
415
assign r_MiiMRst          = MIIMODEROut[10];
416
assign r_MiiNoPre         = MIIMODEROut[8];
417
assign r_ClkDiv[7:0]      = MIIMODEROut[7:0];
418
 
419
assign r_WCtrlData        = MIICOMMANDOut[2];
420
assign r_RStat            = MIICOMMANDOut[1];
421
assign r_ScanStat         = MIICOMMANDOut[0];
422
 
423
assign r_RGAD[4:0]        = MIIADDRESSOut[12:8];
424
assign r_FIAD[4:0]        = MIIADDRESSOut[4:0];
425
 
426
assign r_CtrlData[15:0]   = MIITX_DATAOut[15:0];
427
 
428
assign MIISTATUSOut[31:10] = 22'h0           ;
429
assign MIISTATUSOut[9]  = NValid_stat        ;
430
assign MIISTATUSOut[8]  = Busy_stat          ;
431 68 mohor
assign MIISTATUSOut[7:1]= 7'h0               ;
432 15 mohor
assign MIISTATUSOut[0]  = LinkFailRegister   ;
433
 
434
assign r_MAC[31:0]        = MAC_ADDR0Out[31:0];
435
assign r_MAC[47:32]       = MAC_ADDR1Out[15:0];
436 52 billditt
assign r_HASH1[31:0]      = HASH1Out;
437
assign r_HASH0[31:0]      = HASH0Out;
438 15 mohor
 
439 34 mohor
assign r_TxBDNum[7:0] = TX_BD_NUMOut[7:0];
440 15 mohor
 
441
 
442 21 mohor
// Interrupt generation
443
 
444
always @ (posedge Clk or posedge Reset)
445
begin
446
  if(Reset)
447
    irq_txb <= 1'b0;
448
  else
449 102 mohor
  if(TxB_IRQ)
450 21 mohor
    irq_txb <= #Tp 1'b1;
451
  else
452
  if(INT_SOURCE_Wr & DataIn[0])
453
    irq_txb <= #Tp 1'b0;
454
end
455
 
456
always @ (posedge Clk or posedge Reset)
457
begin
458
  if(Reset)
459
    irq_txe <= 1'b0;
460
  else
461 102 mohor
  if(TxE_IRQ)
462 21 mohor
    irq_txe <= #Tp 1'b1;
463
  else
464
  if(INT_SOURCE_Wr & DataIn[1])
465
    irq_txe <= #Tp 1'b0;
466
end
467
 
468
always @ (posedge Clk or posedge Reset)
469
begin
470
  if(Reset)
471
    irq_rxb <= 1'b0;
472
  else
473 102 mohor
  if(RxB_IRQ)
474 21 mohor
    irq_rxb <= #Tp 1'b1;
475
  else
476
  if(INT_SOURCE_Wr & DataIn[2])
477
    irq_rxb <= #Tp 1'b0;
478
end
479
 
480
always @ (posedge Clk or posedge Reset)
481
begin
482
  if(Reset)
483 74 mohor
    irq_rxe <= 1'b0;
484 21 mohor
  else
485 102 mohor
  if(RxE_IRQ)
486 74 mohor
    irq_rxe <= #Tp 1'b1;
487 21 mohor
  else
488
  if(INT_SOURCE_Wr & DataIn[3])
489 74 mohor
    irq_rxe <= #Tp 1'b0;
490 21 mohor
end
491
 
492
always @ (posedge Clk or posedge Reset)
493
begin
494
  if(Reset)
495
    irq_busy <= 1'b0;
496
  else
497 102 mohor
  if(Busy_IRQ)
498 21 mohor
    irq_busy <= #Tp 1'b1;
499
  else
500
  if(INT_SOURCE_Wr & DataIn[4])
501
    irq_busy <= #Tp 1'b0;
502
end
503
 
504 74 mohor
always @ (posedge Clk or posedge Reset)
505
begin
506
  if(Reset)
507
    irq_txc <= 1'b0;
508
  else
509 102 mohor
  if(TxC_IRQ)
510 74 mohor
    irq_txc <= #Tp 1'b1;
511
  else
512
  if(INT_SOURCE_Wr & DataIn[5])
513
    irq_txc <= #Tp 1'b0;
514
end
515
 
516
always @ (posedge Clk or posedge Reset)
517
begin
518
  if(Reset)
519
    irq_rxc <= 1'b0;
520
  else
521 102 mohor
  if(RxC_IRQ)
522 74 mohor
    irq_rxc <= #Tp 1'b1;
523
  else
524
  if(INT_SOURCE_Wr & DataIn[6])
525
    irq_rxc <= #Tp 1'b0;
526
end
527
 
528 21 mohor
// Generating interrupt signal
529 102 mohor
assign int_o = irq_txb  & INT_MASKOut[0] |
530
               irq_txe  & INT_MASKOut[1] |
531
               irq_rxb  & INT_MASKOut[2] |
532
               irq_rxe  & INT_MASKOut[3] |
533
               irq_busy & INT_MASKOut[4] |
534
               irq_txc  & INT_MASKOut[5] |
535
               irq_rxc  & INT_MASKOut[6] ;
536 21 mohor
 
537
// For reading interrupt status
538 74 mohor
assign INT_SOURCEOut = {26'h0, irq_rxc, irq_txc, irq_busy, irq_rxe, irq_rxb, irq_txe, irq_txb};
539 21 mohor
 
540
 
541
 
542 15 mohor
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.