OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [rtl/] [verilog/] [eth_registers.v] - Blame information for rev 52

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 15 mohor
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  eth_registers.v                                             ////
4
////                                                              ////
5
////  This file is part of the Ethernet IP core project           ////
6 37 mohor
////  http://www.opencores.org/projects/ethmac/                   ////
7 15 mohor
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Igor Mohor (igorM@opencores.org)                      ////
10
////                                                              ////
11
////  All additional information is avaliable in the Readme.txt   ////
12
////  file.                                                       ////
13
////                                                              ////
14
//////////////////////////////////////////////////////////////////////
15
////                                                              ////
16
//// Copyright (C) 2001 Authors                                   ////
17
////                                                              ////
18
//// This source file may be used and distributed without         ////
19
//// restriction provided that this copyright statement is not    ////
20
//// removed from the file and that any derivative work contains  ////
21
//// the original copyright notice and the associated disclaimer. ////
22
////                                                              ////
23
//// This source file is free software; you can redistribute it   ////
24
//// and/or modify it under the terms of the GNU Lesser General   ////
25
//// Public License as published by the Free Software Foundation; ////
26
//// either version 2.1 of the License, or (at your option) any   ////
27
//// later version.                                               ////
28
////                                                              ////
29
//// This source is distributed in the hope that it will be       ////
30
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
31
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
32
//// PURPOSE.  See the GNU Lesser General Public License for more ////
33
//// details.                                                     ////
34
////                                                              ////
35
//// You should have received a copy of the GNU Lesser General    ////
36
//// Public License along with this source; if not, download it   ////
37
//// from http://www.opencores.org/lgpl.shtml                     ////
38
////                                                              ////
39
//////////////////////////////////////////////////////////////////////
40
//
41
// CVS Revision History
42
//
43
// $Log: not supported by cvs2svn $
44 46 mohor
// Revision 1.7  2002/01/23 10:28:16  mohor
45
// Link in the header changed.
46
//
47 37 mohor
// Revision 1.6  2001/12/05 15:00:16  mohor
48
// RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
49
// instead of the number of RX descriptors).
50
//
51 34 mohor
// Revision 1.5  2001/12/05 10:22:19  mohor
52
// ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead.
53
//
54 32 mohor
// Revision 1.4  2001/10/19 08:43:51  mohor
55
// eth_timescale.v changed to timescale.v This is done because of the
56
// simulation of the few cores in a one joined project.
57
//
58 22 mohor
// Revision 1.3  2001/10/18 12:07:11  mohor
59
// Status signals changed, Adress decoding changed, interrupt controller
60
// added.
61
//
62 21 mohor
// Revision 1.2  2001/09/24 15:02:56  mohor
63
// Defines changed (All precede with ETH_). Small changes because some
64
// tools generate warnings when two operands are together. Synchronization
65
// between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
66
// demands).
67
//
68 20 mohor
// Revision 1.1  2001/08/06 14:44:29  mohor
69
// A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
70
// Include files fixed to contain no path.
71
// File names and module names changed ta have a eth_ prologue in the name.
72
// File eth_timescale.v is used to define timescale
73
// All pin names on the top module are changed to contain _I, _O or _OE at the end.
74
// Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
75
// and Mdo_OE. The bidirectional signal must be created on the top level. This
76
// is done due to the ASIC tools.
77
//
78 15 mohor
// Revision 1.2  2001/08/02 09:25:31  mohor
79
// Unconnected signals are now connected.
80
//
81
// Revision 1.1  2001/07/30 21:23:42  mohor
82
// Directory structure changed. Files checked and joind together.
83
//
84
//
85
//
86
//
87
//
88
//
89
 
90
`include "eth_defines.v"
91 22 mohor
`include "timescale.v"
92 15 mohor
 
93
 
94
module eth_registers( DataIn, Address, Rw, Cs, Clk, Reset, DataOut, r_DmaEn,
95
                      r_RecSmall, r_Pad, r_HugEn, r_CrcEn, r_DlyCrcEn,
96
                      r_Rst, r_FullD, r_ExDfrEn, r_NoBckof, r_LoopBck, r_IFG,
97 21 mohor
                      r_Pro, r_Iam, r_Bro, r_NoPre, r_TxEn, r_RxEn,
98
                      TxB_IRQ, TxE_IRQ, RxB_IRQ, RxF_IRQ, Busy_IRQ,
99
                      r_IPGT, r_IPGR1, r_IPGR2, r_MinFL, r_MaxFL, r_MaxRet,
100 15 mohor
                      r_CollValid, r_TxFlow, r_RxFlow, r_PassAll,
101
                      r_MiiMRst, r_MiiNoPre, r_ClkDiv, r_WCtrlData, r_RStat, r_ScanStat,
102
                      r_RGAD, r_FIAD, r_CtrlData, NValid_stat, Busy_stat,
103
                      LinkFail, r_MAC, WCtrlDataStart, RStatStart,
104 46 mohor
                      UpdateMIIRX_DATAReg, Prsd, r_TxBDNum, TX_BD_NUM_Wr, int_o,
105 52 billditt
                                          r_HASH0, r_HASH1
106 15 mohor
                    );
107
 
108
parameter Tp = 1;
109
 
110
input [31:0] DataIn;
111 46 mohor
input [7:0] Address;
112 15 mohor
 
113
input Rw;
114
input Cs;
115
input Clk;
116
input Reset;
117
 
118
input WCtrlDataStart;
119
input RStatStart;
120
 
121
input UpdateMIIRX_DATAReg;
122
input [15:0] Prsd;
123
 
124
output [31:0] DataOut;
125
reg    [31:0] DataOut;
126
 
127
output r_DmaEn;
128
output r_RecSmall;
129
output r_Pad;
130
output r_HugEn;
131
output r_CrcEn;
132
output r_DlyCrcEn;
133
output r_Rst;
134
output r_FullD;
135
output r_ExDfrEn;
136
output r_NoBckof;
137
output r_LoopBck;
138
output r_IFG;
139
output r_Pro;
140
output r_Iam;
141
output r_Bro;
142
output r_NoPre;
143
output r_TxEn;
144
output r_RxEn;
145 52 billditt
output [31:0] r_HASH0;
146
output [31:0] r_HASH1;
147 15 mohor
 
148 21 mohor
input TxB_IRQ;
149
input TxE_IRQ;
150
input RxB_IRQ;
151
input RxF_IRQ;
152
input Busy_IRQ;
153 15 mohor
 
154
output [6:0] r_IPGT;
155
 
156
output [6:0] r_IPGR1;
157
 
158
output [6:0] r_IPGR2;
159
 
160
output [15:0] r_MinFL;
161
output [15:0] r_MaxFL;
162
 
163
output [3:0] r_MaxRet;
164
output [5:0] r_CollValid;
165
 
166
output r_TxFlow;
167
output r_RxFlow;
168
output r_PassAll;
169
 
170
output r_MiiMRst;
171
output r_MiiNoPre;
172
output [7:0] r_ClkDiv;
173
 
174
output r_WCtrlData;
175
output r_RStat;
176
output r_ScanStat;
177
 
178
output [4:0] r_RGAD;
179
output [4:0] r_FIAD;
180
 
181 21 mohor
output [15:0]r_CtrlData;
182 15 mohor
 
183
 
184
input NValid_stat;
185
input Busy_stat;
186
input LinkFail;
187
 
188 21 mohor
output [47:0]r_MAC;
189 34 mohor
output [7:0] r_TxBDNum;
190
output       TX_BD_NUM_Wr;
191 21 mohor
output       int_o;
192 15 mohor
 
193 21 mohor
reg          irq_txb;
194
reg          irq_txe;
195
reg          irq_rxb;
196
reg          irq_rxf;
197
reg          irq_busy;
198 15 mohor
 
199
wire Write = Cs &  Rw;
200
wire Read  = Cs & ~Rw;
201
 
202 21 mohor
wire MODER_Wr       = (Address == `ETH_MODER_ADR       )  & Write;
203
wire INT_SOURCE_Wr  = (Address == `ETH_INT_SOURCE_ADR  )  & Write;
204
wire INT_MASK_Wr    = (Address == `ETH_INT_MASK_ADR    )  & Write;
205
wire IPGT_Wr        = (Address == `ETH_IPGT_ADR        )  & Write;
206
wire IPGR1_Wr       = (Address == `ETH_IPGR1_ADR       )  & Write;
207
wire IPGR2_Wr       = (Address == `ETH_IPGR2_ADR       )  & Write;
208
wire PACKETLEN_Wr   = (Address == `ETH_PACKETLEN_ADR   )  & Write;
209
wire COLLCONF_Wr    = (Address == `ETH_COLLCONF_ADR    )  & Write;
210
 
211
wire CTRLMODER_Wr   = (Address == `ETH_CTRLMODER_ADR   )  & Write;
212
wire MIIMODER_Wr    = (Address == `ETH_MIIMODER_ADR    )  & Write;
213
wire MIICOMMAND_Wr  = (Address == `ETH_MIICOMMAND_ADR  )  & Write;
214
wire MIIADDRESS_Wr  = (Address == `ETH_MIIADDRESS_ADR  )  & Write;
215
wire MIITX_DATA_Wr  = (Address == `ETH_MIITX_DATA_ADR  )  & Write;
216
wire MIIRX_DATA_Wr  = UpdateMIIRX_DATAReg;
217
wire MIISTATUS_Wr   = (Address == `ETH_MIISTATUS_ADR   )  & Write;
218
wire MAC_ADDR0_Wr   = (Address == `ETH_MAC_ADDR0_ADR   )  & Write;
219
wire MAC_ADDR1_Wr   = (Address == `ETH_MAC_ADDR1_ADR   )  & Write;
220 52 billditt
wire HASH0_Wr       = (Address == `ETH_HASH0_ADR   )  & Write;
221
wire HASH1_Wr       = (Address == `ETH_HASH1_ADR   )  & Write;
222 34 mohor
assign TX_BD_NUM_Wr = (Address == `ETH_TX_BD_NUM_ADR   )  & Write;
223 15 mohor
 
224
 
225
 
226
wire [31:0] MODEROut;
227
wire [31:0] INT_SOURCEOut;
228
wire [31:0] INT_MASKOut;
229
wire [31:0] IPGTOut;
230
wire [31:0] IPGR1Out;
231
wire [31:0] IPGR2Out;
232
wire [31:0] PACKETLENOut;
233
wire [31:0] COLLCONFOut;
234
wire [31:0] CTRLMODEROut;
235
wire [31:0] MIIMODEROut;
236
wire [31:0] MIICOMMANDOut;
237
wire [31:0] MIIADDRESSOut;
238
wire [31:0] MIITX_DATAOut;
239
wire [31:0] MIIRX_DATAOut;
240
wire [31:0] MIISTATUSOut;
241
wire [31:0] MAC_ADDR0Out;
242
wire [31:0] MAC_ADDR1Out;
243 34 mohor
wire [31:0] TX_BD_NUMOut;
244 52 billditt
wire [31:0] HASH0Out;
245
wire [31:0] HASH1Out;
246 15 mohor
 
247 46 mohor
 
248 52 billditt
 
249 20 mohor
eth_register #(32) MODER       (.DataIn(DataIn), .DataOut(MODEROut),      .Write(MODER_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_MODER_DEF));
250
eth_register #(32) INT_MASK    (.DataIn(DataIn), .DataOut(INT_MASKOut),   .Write(INT_MASK_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_INT_MASK_DEF));
251
eth_register #(32) IPGT        (.DataIn(DataIn), .DataOut(IPGTOut),       .Write(IPGT_Wr),       .Clk(Clk), .Reset(Reset), .Default(`ETH_IPGT_DEF));
252
eth_register #(32) IPGR1       (.DataIn(DataIn), .DataOut(IPGR1Out),      .Write(IPGR1_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_IPGR1_DEF));
253
eth_register #(32) IPGR2       (.DataIn(DataIn), .DataOut(IPGR2Out),      .Write(IPGR2_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_IPGR2_DEF));
254
eth_register #(32) PACKETLEN   (.DataIn(DataIn), .DataOut(PACKETLENOut),  .Write(PACKETLEN_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_PACKETLEN_DEF));
255
eth_register #(32) COLLCONF    (.DataIn(DataIn), .DataOut(COLLCONFOut),   .Write(COLLCONF_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_COLLCONF_DEF));
256 52 billditt
eth_register #(32) RXHASH0    (.DataIn(DataIn), .DataOut(HASH0Out),   .Write(HASH0_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_HASH0_DEF));
257
eth_register #(32) RXHASH1    (.DataIn(DataIn), .DataOut(HASH1Out),   .Write(HASH1_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_HASH1_DEF));
258 15 mohor
 
259 52 billditt
 
260
 
261 15 mohor
// CTRLMODER registers
262 20 mohor
wire [31:0] DefaultCtrlModer = `ETH_CTRLMODER_DEF;
263 15 mohor
assign CTRLMODEROut[31:3] = 29'h0;
264
eth_register #(3)  CTRLMODER2  (.DataIn(DataIn[2:0]),   .DataOut(CTRLMODEROut[2:0]),   .Write(CTRLMODER_Wr),  .Clk(Clk), .Reset(Reset), .Default(DefaultCtrlModer[2:0]));
265
// End: CTRLMODER registers
266
 
267
 
268
 
269
 
270
 
271 20 mohor
eth_register #(32) MIIMODER    (.DataIn(DataIn), .DataOut(MIIMODEROut),   .Write(MIIMODER_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_MIIMODER_DEF));
272 15 mohor
 
273
assign MIICOMMANDOut[31:3] = 29'h0;
274
eth_register #(1) MIICOMMAND2  (.DataIn(DataIn[2]), .DataOut(MIICOMMANDOut[2]), .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset | WCtrlDataStart), .Default(1'b0));
275
eth_register #(1) MIICOMMAND1  (.DataIn(DataIn[1]), .DataOut(MIICOMMANDOut[1]), .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset | RStatStart), .Default(1'b0));
276
eth_register #(1) MIICOMMAND0  (.DataIn(DataIn[0]), .DataOut(MIICOMMANDOut[0]), .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset), .Default(1'b0));
277
 
278 20 mohor
eth_register #(32) MIIADDRESS  (.DataIn(DataIn), .DataOut(MIIADDRESSOut), .Write(MIIADDRESS_Wr), .Clk(Clk), .Reset(Reset), .Default(`ETH_MIIADDRESS_DEF));
279
eth_register #(32) MIITX_DATA  (.DataIn(DataIn), .DataOut(MIITX_DATAOut), .Write(MIITX_DATA_Wr), .Clk(Clk), .Reset(Reset), .Default(`ETH_MIITX_DATA_DEF));
280
eth_register #(32) MIIRX_DATA  (.DataIn({16'h0, Prsd}),   .DataOut(MIIRX_DATAOut), .Write(MIIRX_DATA_Wr), .Clk(Clk), .Reset(Reset), .Default(`ETH_MIIRX_DATA_DEF));
281
//eth_register #(32) MIISTATUS   (.DataIn(DataIn), .DataOut(MIISTATUSOut),  .Write(MIISTATUS_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_MIISTATUS_DEF));
282
eth_register #(32) MAC_ADDR0   (.DataIn(DataIn), .DataOut(MAC_ADDR0Out),  .Write(MAC_ADDR0_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_MAC_ADDR0_DEF));
283
eth_register #(32) MAC_ADDR1   (.DataIn(DataIn), .DataOut(MAC_ADDR1Out),  .Write(MAC_ADDR1_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_MAC_ADDR1_DEF));
284 15 mohor
 
285 34 mohor
assign TX_BD_NUMOut[31:8] = 24'h0;
286
eth_register #(8) TX_BD_NUM   (.DataIn(DataIn[7:0]), .DataOut(TX_BD_NUMOut[7:0]), .Write(TX_BD_NUM_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_TX_BD_NUM_DEF));
287 15 mohor
 
288
 
289
reg LinkFailRegister;
290 20 mohor
wire ResetLinkFailRegister = Address == `ETH_MIISTATUS_ADR & Read;
291 15 mohor
reg ResetLinkFailRegister_q1;
292
reg ResetLinkFailRegister_q2;
293
 
294
always @ (posedge Clk or posedge Reset)
295
begin
296
  if(Reset)
297
    begin
298
      LinkFailRegister <= #Tp 0;
299
      ResetLinkFailRegister_q1 <= #Tp 0;
300
      ResetLinkFailRegister_q2 <= #Tp 0;
301
    end
302
  else
303
    begin
304
      ResetLinkFailRegister_q1 <= #Tp ResetLinkFailRegister;
305
      ResetLinkFailRegister_q2 <= #Tp ResetLinkFailRegister_q1;
306
      if(LinkFail)
307
        LinkFailRegister <= #Tp 1;
308
      if(~ResetLinkFailRegister_q1 & ResetLinkFailRegister_q2)
309
        LinkFailRegister <= #Tp 0;
310
    end
311
end
312
 
313
 
314
always @ (Address or Read or MODEROut or INT_SOURCEOut or INT_MASKOut or IPGTOut or
315
          IPGR1Out or IPGR2Out or PACKETLENOut or COLLCONFOut or CTRLMODEROut or
316
          MIIMODEROut or MIICOMMANDOut or MIIADDRESSOut or MIITX_DATAOut or
317
          MIIRX_DATAOut or MIISTATUSOut or MAC_ADDR0Out or MAC_ADDR1Out or
318 52 billditt
          TX_BD_NUMOut or HASH0Out or HASH1Out)
319 15 mohor
begin
320
  if(Read)  // read
321
    begin
322
      case(Address)
323 20 mohor
        `ETH_MODER_ADR        :  DataOut<=MODEROut;
324
        `ETH_INT_SOURCE_ADR   :  DataOut<=INT_SOURCEOut;
325
        `ETH_INT_MASK_ADR     :  DataOut<=INT_MASKOut;
326
        `ETH_IPGT_ADR         :  DataOut<=IPGTOut;
327
        `ETH_IPGR1_ADR        :  DataOut<=IPGR1Out;
328
        `ETH_IPGR2_ADR        :  DataOut<=IPGR2Out;
329
        `ETH_PACKETLEN_ADR    :  DataOut<=PACKETLENOut;
330
        `ETH_COLLCONF_ADR     :  DataOut<=COLLCONFOut;
331
        `ETH_CTRLMODER_ADR    :  DataOut<=CTRLMODEROut;
332
        `ETH_MIIMODER_ADR     :  DataOut<=MIIMODEROut;
333
        `ETH_MIICOMMAND_ADR   :  DataOut<=MIICOMMANDOut;
334
        `ETH_MIIADDRESS_ADR   :  DataOut<=MIIADDRESSOut;
335
        `ETH_MIITX_DATA_ADR   :  DataOut<=MIITX_DATAOut;
336
        `ETH_MIIRX_DATA_ADR   :  DataOut<=MIIRX_DATAOut;
337
        `ETH_MIISTATUS_ADR    :  DataOut<=MIISTATUSOut;
338
        `ETH_MAC_ADDR0_ADR    :  DataOut<=MAC_ADDR0Out;
339
        `ETH_MAC_ADDR1_ADR    :  DataOut<=MAC_ADDR1Out;
340 34 mohor
        `ETH_TX_BD_NUM_ADR    :  DataOut<=TX_BD_NUMOut;
341 52 billditt
                `ETH_HASH0_ADR        :  DataOut<=HASH0Out;
342
                `ETH_HASH1_ADR        :  DataOut<=HASH1Out;
343 15 mohor
        default:             DataOut<=32'h0;
344
      endcase
345
    end
346
  else
347
    DataOut<=32'h0;
348
end
349
 
350
 
351
assign r_DmaEn            = MODEROut[17];
352
assign r_RecSmall         = MODEROut[16];
353
assign r_Pad              = MODEROut[15];
354
assign r_HugEn            = MODEROut[14];
355
assign r_CrcEn            = MODEROut[13];
356
assign r_DlyCrcEn         = MODEROut[12];
357
assign r_Rst              = MODEROut[11];
358
assign r_FullD            = MODEROut[10];
359
assign r_ExDfrEn          = MODEROut[9];
360
assign r_NoBckof          = MODEROut[8];
361
assign r_LoopBck          = MODEROut[7];
362
assign r_IFG              = MODEROut[6];
363
assign r_Pro              = MODEROut[5];
364
assign r_Iam              = MODEROut[4];
365
assign r_Bro              = MODEROut[3];
366
assign r_NoPre            = MODEROut[2];
367
assign r_TxEn             = MODEROut[1];
368
assign r_RxEn             = MODEROut[0];
369
 
370
assign r_IPGT[6:0]        = IPGTOut[6:0];
371
 
372
assign r_IPGR1[6:0]       = IPGR1Out[6:0];
373
 
374
assign r_IPGR2[6:0]       = IPGR2Out[6:0];
375
 
376
assign r_MinFL[15:0]      = PACKETLENOut[31:16];
377
assign r_MaxFL[15:0]      = PACKETLENOut[15:0];
378
 
379
assign r_MaxRet[3:0]     = COLLCONFOut[19:16];
380
assign r_CollValid[5:0]  = COLLCONFOut[5:0];
381
 
382
assign r_TxFlow           = CTRLMODEROut[2];
383
assign r_RxFlow           = CTRLMODEROut[1];
384
assign r_PassAll          = CTRLMODEROut[0];
385
 
386
assign r_MiiMRst          = MIIMODEROut[10];
387
assign r_MiiNoPre         = MIIMODEROut[8];
388
assign r_ClkDiv[7:0]      = MIIMODEROut[7:0];
389
 
390
assign r_WCtrlData        = MIICOMMANDOut[2];
391
assign r_RStat            = MIICOMMANDOut[1];
392
assign r_ScanStat         = MIICOMMANDOut[0];
393
 
394
assign r_RGAD[4:0]        = MIIADDRESSOut[12:8];
395
assign r_FIAD[4:0]        = MIIADDRESSOut[4:0];
396
 
397
assign r_CtrlData[15:0]   = MIITX_DATAOut[15:0];
398
 
399
assign MIISTATUSOut[31:10] = 22'h0           ;
400
assign MIISTATUSOut[9]  = NValid_stat        ;
401
assign MIISTATUSOut[8]  = Busy_stat          ;
402
assign MIISTATUSOut[7:3]= 5'h0               ;
403
assign MIISTATUSOut[2]  = 1'b0;
404
assign MIISTATUSOut[1]  = 1'b0;
405
assign MIISTATUSOut[0]  = LinkFailRegister   ;
406
 
407
assign r_MAC[31:0]        = MAC_ADDR0Out[31:0];
408
assign r_MAC[47:32]       = MAC_ADDR1Out[15:0];
409 52 billditt
assign r_HASH1[31:0]      = HASH1Out;
410
assign r_HASH0[31:0]      = HASH0Out;
411 15 mohor
 
412 34 mohor
assign r_TxBDNum[7:0] = TX_BD_NUMOut[7:0];
413 15 mohor
 
414
 
415 21 mohor
// Interrupt generation
416
 
417
always @ (posedge Clk or posedge Reset)
418
begin
419
  if(Reset)
420
    irq_txb <= 1'b0;
421
  else
422
  if(TxB_IRQ & INT_MASKOut[0])
423
    irq_txb <= #Tp 1'b1;
424
  else
425
  if(INT_SOURCE_Wr & DataIn[0])
426
    irq_txb <= #Tp 1'b0;
427
end
428
 
429
always @ (posedge Clk or posedge Reset)
430
begin
431
  if(Reset)
432
    irq_txe <= 1'b0;
433
  else
434
  if(TxE_IRQ & INT_MASKOut[1])
435
    irq_txe <= #Tp 1'b1;
436
  else
437
  if(INT_SOURCE_Wr & DataIn[1])
438
    irq_txe <= #Tp 1'b0;
439
end
440
 
441
always @ (posedge Clk or posedge Reset)
442
begin
443
  if(Reset)
444
    irq_rxb <= 1'b0;
445
  else
446
  if(RxB_IRQ & INT_MASKOut[2])
447
    irq_rxb <= #Tp 1'b1;
448
  else
449
  if(INT_SOURCE_Wr & DataIn[2])
450
    irq_rxb <= #Tp 1'b0;
451
end
452
 
453
always @ (posedge Clk or posedge Reset)
454
begin
455
  if(Reset)
456
    irq_rxf <= 1'b0;
457
  else
458
  if(RxF_IRQ & INT_MASKOut[3])
459
    irq_rxf <= #Tp 1'b1;
460
  else
461
  if(INT_SOURCE_Wr & DataIn[3])
462
    irq_rxf <= #Tp 1'b0;
463
end
464
 
465
always @ (posedge Clk or posedge Reset)
466
begin
467
  if(Reset)
468
    irq_busy <= 1'b0;
469
  else
470
  if(Busy_IRQ & INT_MASKOut[4])
471
    irq_busy <= #Tp 1'b1;
472
  else
473
  if(INT_SOURCE_Wr & DataIn[4])
474
    irq_busy <= #Tp 1'b0;
475
end
476
 
477
// Generating interrupt signal
478
assign int_o = irq_txb | irq_txe | irq_rxb | irq_rxf | irq_busy;
479
 
480
// For reading interrupt status
481
assign INT_SOURCEOut = {28'h0, irq_busy, irq_rxf, irq_rxb, irq_txe, irq_txb};
482
 
483
 
484
 
485 15 mohor
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.