OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [rtl/] [verilog/] [eth_registers.v] - Blame information for rev 68

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 15 mohor
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  eth_registers.v                                             ////
4
////                                                              ////
5
////  This file is part of the Ethernet IP core project           ////
6 37 mohor
////  http://www.opencores.org/projects/ethmac/                   ////
7 15 mohor
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Igor Mohor (igorM@opencores.org)                      ////
10
////                                                              ////
11
////  All additional information is avaliable in the Readme.txt   ////
12
////  file.                                                       ////
13
////                                                              ////
14
//////////////////////////////////////////////////////////////////////
15
////                                                              ////
16
//// Copyright (C) 2001 Authors                                   ////
17
////                                                              ////
18
//// This source file may be used and distributed without         ////
19
//// restriction provided that this copyright statement is not    ////
20
//// removed from the file and that any derivative work contains  ////
21
//// the original copyright notice and the associated disclaimer. ////
22
////                                                              ////
23
//// This source file is free software; you can redistribute it   ////
24
//// and/or modify it under the terms of the GNU Lesser General   ////
25
//// Public License as published by the Free Software Foundation; ////
26
//// either version 2.1 of the License, or (at your option) any   ////
27
//// later version.                                               ////
28
////                                                              ////
29
//// This source is distributed in the hope that it will be       ////
30
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
31
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
32
//// PURPOSE.  See the GNU Lesser General Public License for more ////
33
//// details.                                                     ////
34
////                                                              ////
35
//// You should have received a copy of the GNU Lesser General    ////
36
//// Public License along with this source; if not, download it   ////
37
//// from http://www.opencores.org/lgpl.shtml                     ////
38
////                                                              ////
39
//////////////////////////////////////////////////////////////////////
40
//
41
// CVS Revision History
42
//
43
// $Log: not supported by cvs2svn $
44 68 mohor
// Revision 1.10  2002/02/15 11:08:25  mohor
45
// File format fixed a bit.
46
//
47 56 mohor
// Revision 1.9  2002/02/14 20:19:41  billditt
48
// Modified for Address Checking,
49
// addition of eth_addrcheck.v
50
//
51
// Revision 1.8  2002/02/12 17:01:19  mohor
52
// HASH0 and HASH1 registers added. 
53
 
54 46 mohor
// Revision 1.7  2002/01/23 10:28:16  mohor
55
// Link in the header changed.
56
//
57 37 mohor
// Revision 1.6  2001/12/05 15:00:16  mohor
58
// RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
59
// instead of the number of RX descriptors).
60
//
61 34 mohor
// Revision 1.5  2001/12/05 10:22:19  mohor
62
// ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead.
63
//
64 32 mohor
// Revision 1.4  2001/10/19 08:43:51  mohor
65
// eth_timescale.v changed to timescale.v This is done because of the
66
// simulation of the few cores in a one joined project.
67
//
68 22 mohor
// Revision 1.3  2001/10/18 12:07:11  mohor
69
// Status signals changed, Adress decoding changed, interrupt controller
70
// added.
71
//
72 21 mohor
// Revision 1.2  2001/09/24 15:02:56  mohor
73
// Defines changed (All precede with ETH_). Small changes because some
74
// tools generate warnings when two operands are together. Synchronization
75
// between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
76
// demands).
77
//
78 20 mohor
// Revision 1.1  2001/08/06 14:44:29  mohor
79
// A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
80
// Include files fixed to contain no path.
81
// File names and module names changed ta have a eth_ prologue in the name.
82
// File eth_timescale.v is used to define timescale
83
// All pin names on the top module are changed to contain _I, _O or _OE at the end.
84
// Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
85
// and Mdo_OE. The bidirectional signal must be created on the top level. This
86
// is done due to the ASIC tools.
87
//
88 15 mohor
// Revision 1.2  2001/08/02 09:25:31  mohor
89
// Unconnected signals are now connected.
90
//
91
// Revision 1.1  2001/07/30 21:23:42  mohor
92
// Directory structure changed. Files checked and joind together.
93
//
94
//
95
//
96
//
97
//
98
//
99
 
100
`include "eth_defines.v"
101 22 mohor
`include "timescale.v"
102 15 mohor
 
103
 
104 68 mohor
module eth_registers( DataIn, Address, Rw, Cs, Clk, Reset, DataOut,
105 15 mohor
                      r_RecSmall, r_Pad, r_HugEn, r_CrcEn, r_DlyCrcEn,
106
                      r_Rst, r_FullD, r_ExDfrEn, r_NoBckof, r_LoopBck, r_IFG,
107 21 mohor
                      r_Pro, r_Iam, r_Bro, r_NoPre, r_TxEn, r_RxEn,
108
                      TxB_IRQ, TxE_IRQ, RxB_IRQ, RxF_IRQ, Busy_IRQ,
109
                      r_IPGT, r_IPGR1, r_IPGR2, r_MinFL, r_MaxFL, r_MaxRet,
110 15 mohor
                      r_CollValid, r_TxFlow, r_RxFlow, r_PassAll,
111
                      r_MiiMRst, r_MiiNoPre, r_ClkDiv, r_WCtrlData, r_RStat, r_ScanStat,
112
                      r_RGAD, r_FIAD, r_CtrlData, NValid_stat, Busy_stat,
113
                      LinkFail, r_MAC, WCtrlDataStart, RStatStart,
114 46 mohor
                      UpdateMIIRX_DATAReg, Prsd, r_TxBDNum, TX_BD_NUM_Wr, int_o,
115 56 mohor
                      r_HASH0, r_HASH1
116 15 mohor
                    );
117
 
118
parameter Tp = 1;
119
 
120
input [31:0] DataIn;
121 46 mohor
input [7:0] Address;
122 15 mohor
 
123
input Rw;
124
input Cs;
125
input Clk;
126
input Reset;
127
 
128
input WCtrlDataStart;
129
input RStatStart;
130
 
131
input UpdateMIIRX_DATAReg;
132
input [15:0] Prsd;
133
 
134
output [31:0] DataOut;
135
reg    [31:0] DataOut;
136
 
137
output r_RecSmall;
138
output r_Pad;
139
output r_HugEn;
140
output r_CrcEn;
141
output r_DlyCrcEn;
142
output r_Rst;
143
output r_FullD;
144
output r_ExDfrEn;
145
output r_NoBckof;
146
output r_LoopBck;
147
output r_IFG;
148
output r_Pro;
149
output r_Iam;
150
output r_Bro;
151
output r_NoPre;
152
output r_TxEn;
153
output r_RxEn;
154 52 billditt
output [31:0] r_HASH0;
155
output [31:0] r_HASH1;
156 15 mohor
 
157 21 mohor
input TxB_IRQ;
158
input TxE_IRQ;
159
input RxB_IRQ;
160
input RxF_IRQ;
161
input Busy_IRQ;
162 15 mohor
 
163
output [6:0] r_IPGT;
164
 
165
output [6:0] r_IPGR1;
166
 
167
output [6:0] r_IPGR2;
168
 
169
output [15:0] r_MinFL;
170
output [15:0] r_MaxFL;
171
 
172
output [3:0] r_MaxRet;
173
output [5:0] r_CollValid;
174
 
175
output r_TxFlow;
176
output r_RxFlow;
177
output r_PassAll;
178
 
179
output r_MiiMRst;
180
output r_MiiNoPre;
181
output [7:0] r_ClkDiv;
182
 
183
output r_WCtrlData;
184
output r_RStat;
185
output r_ScanStat;
186
 
187
output [4:0] r_RGAD;
188
output [4:0] r_FIAD;
189
 
190 21 mohor
output [15:0]r_CtrlData;
191 15 mohor
 
192
 
193
input NValid_stat;
194
input Busy_stat;
195
input LinkFail;
196
 
197 21 mohor
output [47:0]r_MAC;
198 34 mohor
output [7:0] r_TxBDNum;
199
output       TX_BD_NUM_Wr;
200 21 mohor
output       int_o;
201 15 mohor
 
202 21 mohor
reg          irq_txb;
203
reg          irq_txe;
204
reg          irq_rxb;
205
reg          irq_rxf;
206
reg          irq_busy;
207 15 mohor
 
208
wire Write = Cs &  Rw;
209
wire Read  = Cs & ~Rw;
210
 
211 21 mohor
wire MODER_Wr       = (Address == `ETH_MODER_ADR       )  & Write;
212
wire INT_SOURCE_Wr  = (Address == `ETH_INT_SOURCE_ADR  )  & Write;
213
wire INT_MASK_Wr    = (Address == `ETH_INT_MASK_ADR    )  & Write;
214
wire IPGT_Wr        = (Address == `ETH_IPGT_ADR        )  & Write;
215
wire IPGR1_Wr       = (Address == `ETH_IPGR1_ADR       )  & Write;
216
wire IPGR2_Wr       = (Address == `ETH_IPGR2_ADR       )  & Write;
217
wire PACKETLEN_Wr   = (Address == `ETH_PACKETLEN_ADR   )  & Write;
218
wire COLLCONF_Wr    = (Address == `ETH_COLLCONF_ADR    )  & Write;
219
 
220
wire CTRLMODER_Wr   = (Address == `ETH_CTRLMODER_ADR   )  & Write;
221
wire MIIMODER_Wr    = (Address == `ETH_MIIMODER_ADR    )  & Write;
222
wire MIICOMMAND_Wr  = (Address == `ETH_MIICOMMAND_ADR  )  & Write;
223
wire MIIADDRESS_Wr  = (Address == `ETH_MIIADDRESS_ADR  )  & Write;
224
wire MIITX_DATA_Wr  = (Address == `ETH_MIITX_DATA_ADR  )  & Write;
225
wire MIIRX_DATA_Wr  = UpdateMIIRX_DATAReg;
226
wire MIISTATUS_Wr   = (Address == `ETH_MIISTATUS_ADR   )  & Write;
227
wire MAC_ADDR0_Wr   = (Address == `ETH_MAC_ADDR0_ADR   )  & Write;
228
wire MAC_ADDR1_Wr   = (Address == `ETH_MAC_ADDR1_ADR   )  & Write;
229 52 billditt
wire HASH0_Wr       = (Address == `ETH_HASH0_ADR   )  & Write;
230
wire HASH1_Wr       = (Address == `ETH_HASH1_ADR   )  & Write;
231 34 mohor
assign TX_BD_NUM_Wr = (Address == `ETH_TX_BD_NUM_ADR   )  & Write;
232 15 mohor
 
233
 
234
 
235
wire [31:0] MODEROut;
236
wire [31:0] INT_SOURCEOut;
237
wire [31:0] INT_MASKOut;
238
wire [31:0] IPGTOut;
239
wire [31:0] IPGR1Out;
240
wire [31:0] IPGR2Out;
241
wire [31:0] PACKETLENOut;
242
wire [31:0] COLLCONFOut;
243
wire [31:0] CTRLMODEROut;
244
wire [31:0] MIIMODEROut;
245
wire [31:0] MIICOMMANDOut;
246
wire [31:0] MIIADDRESSOut;
247
wire [31:0] MIITX_DATAOut;
248
wire [31:0] MIIRX_DATAOut;
249
wire [31:0] MIISTATUSOut;
250
wire [31:0] MAC_ADDR0Out;
251
wire [31:0] MAC_ADDR1Out;
252 34 mohor
wire [31:0] TX_BD_NUMOut;
253 52 billditt
wire [31:0] HASH0Out;
254
wire [31:0] HASH1Out;
255 15 mohor
 
256 46 mohor
 
257 52 billditt
 
258 68 mohor
eth_register #(17) MODER       (.DataIn(DataIn[16:0]), .DataOut(MODEROut[16:0]),     .Write(MODER_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_MODER_DEF));
259
assign MODEROut[31:17] = 0;
260 15 mohor
 
261 68 mohor
eth_register #(5) INT_MASK     (.DataIn(DataIn[4:0]),  .DataOut(INT_MASKOut[4:0]),   .Write(INT_MASK_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_INT_MASK_DEF));
262
assign INT_MASKOut[31:5] = 0;
263 52 billditt
 
264 68 mohor
eth_register #(7)  IPGT        (.DataIn(DataIn[6:0]),  .DataOut(IPGTOut[6:0]),       .Write(IPGT_Wr),       .Clk(Clk), .Reset(Reset), .Default(`ETH_IPGT_DEF));
265
assign IPGTOut[31:7] = 0;
266 52 billditt
 
267 68 mohor
eth_register #(7)  IPGR1       (.DataIn(DataIn[6:0]),  .DataOut(IPGR1Out[6:0]),      .Write(IPGR1_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_IPGR1_DEF));
268
assign IPGR1Out[31:7] = 0;
269 15 mohor
 
270 68 mohor
eth_register #(7)  IPGR2       (.DataIn(DataIn[6:0]),  .DataOut(IPGR2Out[6:0]),      .Write(IPGR2_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_IPGR2_DEF));
271
assign IPGR2Out[31:7] = 0;
272 15 mohor
 
273 68 mohor
eth_register #(32) PACKETLEN   (.DataIn(DataIn),       .DataOut(PACKETLENOut),       .Write(PACKETLEN_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_PACKETLEN_DEF));
274 15 mohor
 
275 68 mohor
eth_register #(6) COLLCONF0    (.DataIn(DataIn[5:0]),  .DataOut(COLLCONFOut[5:0]),   .Write(COLLCONF_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_COLLCONF0_DEF));
276
eth_register #(4) COLLCONF1    (.DataIn(DataIn[19:16]),.DataOut(COLLCONFOut[19:16]), .Write(COLLCONF_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_COLLCONF1_DEF));
277
assign COLLCONFOut[15:6] = 0;
278
assign COLLCONFOut[31:20] = 0;
279 15 mohor
 
280 68 mohor
eth_register #(8) TX_BD_NUM    (.DataIn(DataIn[7:0]),  .DataOut(TX_BD_NUMOut[7:0]), .Write(TX_BD_NUM_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_TX_BD_NUM_DEF));
281
assign TX_BD_NUMOut[31:8] = 24'h0;
282 15 mohor
 
283 68 mohor
eth_register #(3)  CTRLMODER2  (.DataIn(DataIn[2:0]),  .DataOut(CTRLMODEROut[2:0]),  .Write(CTRLMODER_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_CTRLMODER_DEF));
284
assign CTRLMODEROut[31:3] = 29'h0;
285 15 mohor
 
286 68 mohor
eth_register #(11) MIIMODER    (.DataIn(DataIn[10:0]), .DataOut(MIIMODEROut[10:0]),  .Write(MIIMODER_Wr),   .Clk(Clk), .Reset(Reset), .Default(`ETH_MIIMODER_DEF));
287
assign MIIMODEROut[31:11] = 0;
288
 
289
eth_register #(1)  MIICOMMAND2 (.DataIn(DataIn[2]),    .DataOut(MIICOMMANDOut[2]),   .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset | WCtrlDataStart), .Default(1'b0));
290
eth_register #(1)  MIICOMMAND1 (.DataIn(DataIn[1]),    .DataOut(MIICOMMANDOut[1]),   .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset | RStatStart),     .Default(1'b0));
291
eth_register #(1)  MIICOMMAND0 (.DataIn(DataIn[0]),    .DataOut(MIICOMMANDOut[0]),   .Write(MIICOMMAND_Wr), .Clk(Clk), .Reset(Reset),                  .Default(1'b0));
292 15 mohor
assign MIICOMMANDOut[31:3] = 29'h0;
293
 
294 68 mohor
eth_register #(5)  MIIADDRESS0 (.DataIn(DataIn[4:0]),  .DataOut(MIIADDRESSOut[4:0]), .Write(MIIADDRESS_Wr), .Clk(Clk), .Reset(Reset), .Default(`ETH_MIIADDRESS_DEF0));
295
eth_register #(5)  MIIADDRESS1 (.DataIn(DataIn[12:8]), .DataOut(MIIADDRESSOut[12:8]),.Write(MIIADDRESS_Wr), .Clk(Clk), .Reset(Reset), .Default(`ETH_MIIADDRESS_DEF1));
296
assign MIIADDRESSOut[7:5] = 0;
297
assign MIIADDRESSOut[31:13] = 0;
298 15 mohor
 
299 68 mohor
eth_register #(16) MIITX_DATA  (.DataIn(DataIn[15:0]), .DataOut(MIITX_DATAOut[15:0]),.Write(MIITX_DATA_Wr), .Clk(Clk), .Reset(Reset), .Default(`ETH_MIITX_DATA_DEF));
300
assign MIITX_DATAOut[31:16] = 0;
301 15 mohor
 
302 68 mohor
eth_register #(16) MIIRX_DATA  (.DataIn(Prsd[15:0]),   .DataOut(MIIRX_DATAOut[15:0]),.Write(MIIRX_DATA_Wr), .Clk(Clk), .Reset(Reset), .Default(`ETH_MIIRX_DATA_DEF));
303
assign MIIRX_DATAOut[31:16] = 0;
304 15 mohor
 
305 68 mohor
eth_register #(32) MAC_ADDR0   (.DataIn(DataIn),       .DataOut(MAC_ADDR0Out),       .Write(MAC_ADDR0_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_MAC_ADDR0_DEF));
306
eth_register #(16) MAC_ADDR1   (.DataIn(DataIn[15:0]), .DataOut(MAC_ADDR1Out[15:0]), .Write(MAC_ADDR1_Wr),  .Clk(Clk), .Reset(Reset), .Default(`ETH_MAC_ADDR1_DEF));
307
assign MAC_ADDR1Out[31:16] = 0;
308
 
309
 
310
eth_register #(32) RXHASH0     (.DataIn(DataIn),       .DataOut(HASH0Out),           .Write(HASH0_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_HASH0_DEF));
311
eth_register #(32) RXHASH1     (.DataIn(DataIn),       .DataOut(HASH1Out),           .Write(HASH1_Wr),      .Clk(Clk), .Reset(Reset), .Default(`ETH_HASH1_DEF));
312
 
313
 
314 15 mohor
reg LinkFailRegister;
315 20 mohor
wire ResetLinkFailRegister = Address == `ETH_MIISTATUS_ADR & Read;
316 15 mohor
reg ResetLinkFailRegister_q1;
317
reg ResetLinkFailRegister_q2;
318
 
319
always @ (posedge Clk or posedge Reset)
320
begin
321
  if(Reset)
322
    begin
323
      LinkFailRegister <= #Tp 0;
324
      ResetLinkFailRegister_q1 <= #Tp 0;
325
      ResetLinkFailRegister_q2 <= #Tp 0;
326
    end
327
  else
328
    begin
329
      ResetLinkFailRegister_q1 <= #Tp ResetLinkFailRegister;
330
      ResetLinkFailRegister_q2 <= #Tp ResetLinkFailRegister_q1;
331
      if(LinkFail)
332
        LinkFailRegister <= #Tp 1;
333
      if(~ResetLinkFailRegister_q1 & ResetLinkFailRegister_q2)
334
        LinkFailRegister <= #Tp 0;
335
    end
336
end
337
 
338
 
339
always @ (Address or Read or MODEROut or INT_SOURCEOut or INT_MASKOut or IPGTOut or
340
          IPGR1Out or IPGR2Out or PACKETLENOut or COLLCONFOut or CTRLMODEROut or
341
          MIIMODEROut or MIICOMMANDOut or MIIADDRESSOut or MIITX_DATAOut or
342
          MIIRX_DATAOut or MIISTATUSOut or MAC_ADDR0Out or MAC_ADDR1Out or
343 52 billditt
          TX_BD_NUMOut or HASH0Out or HASH1Out)
344 15 mohor
begin
345
  if(Read)  // read
346
    begin
347
      case(Address)
348 20 mohor
        `ETH_MODER_ADR        :  DataOut<=MODEROut;
349
        `ETH_INT_SOURCE_ADR   :  DataOut<=INT_SOURCEOut;
350
        `ETH_INT_MASK_ADR     :  DataOut<=INT_MASKOut;
351
        `ETH_IPGT_ADR         :  DataOut<=IPGTOut;
352
        `ETH_IPGR1_ADR        :  DataOut<=IPGR1Out;
353
        `ETH_IPGR2_ADR        :  DataOut<=IPGR2Out;
354
        `ETH_PACKETLEN_ADR    :  DataOut<=PACKETLENOut;
355
        `ETH_COLLCONF_ADR     :  DataOut<=COLLCONFOut;
356
        `ETH_CTRLMODER_ADR    :  DataOut<=CTRLMODEROut;
357
        `ETH_MIIMODER_ADR     :  DataOut<=MIIMODEROut;
358
        `ETH_MIICOMMAND_ADR   :  DataOut<=MIICOMMANDOut;
359
        `ETH_MIIADDRESS_ADR   :  DataOut<=MIIADDRESSOut;
360
        `ETH_MIITX_DATA_ADR   :  DataOut<=MIITX_DATAOut;
361
        `ETH_MIIRX_DATA_ADR   :  DataOut<=MIIRX_DATAOut;
362
        `ETH_MIISTATUS_ADR    :  DataOut<=MIISTATUSOut;
363
        `ETH_MAC_ADDR0_ADR    :  DataOut<=MAC_ADDR0Out;
364
        `ETH_MAC_ADDR1_ADR    :  DataOut<=MAC_ADDR1Out;
365 34 mohor
        `ETH_TX_BD_NUM_ADR    :  DataOut<=TX_BD_NUMOut;
366 56 mohor
        `ETH_HASH0_ADR        :  DataOut<=HASH0Out;
367
        `ETH_HASH1_ADR        :  DataOut<=HASH1Out;
368 15 mohor
        default:             DataOut<=32'h0;
369
      endcase
370
    end
371
  else
372
    DataOut<=32'h0;
373
end
374
 
375
 
376
assign r_RecSmall         = MODEROut[16];
377
assign r_Pad              = MODEROut[15];
378
assign r_HugEn            = MODEROut[14];
379
assign r_CrcEn            = MODEROut[13];
380
assign r_DlyCrcEn         = MODEROut[12];
381
assign r_Rst              = MODEROut[11];
382
assign r_FullD            = MODEROut[10];
383
assign r_ExDfrEn          = MODEROut[9];
384
assign r_NoBckof          = MODEROut[8];
385
assign r_LoopBck          = MODEROut[7];
386
assign r_IFG              = MODEROut[6];
387
assign r_Pro              = MODEROut[5];
388
assign r_Iam              = MODEROut[4];
389
assign r_Bro              = MODEROut[3];
390
assign r_NoPre            = MODEROut[2];
391
assign r_TxEn             = MODEROut[1];
392
assign r_RxEn             = MODEROut[0];
393
 
394
assign r_IPGT[6:0]        = IPGTOut[6:0];
395
 
396
assign r_IPGR1[6:0]       = IPGR1Out[6:0];
397
 
398
assign r_IPGR2[6:0]       = IPGR2Out[6:0];
399
 
400
assign r_MinFL[15:0]      = PACKETLENOut[31:16];
401
assign r_MaxFL[15:0]      = PACKETLENOut[15:0];
402
 
403 56 mohor
assign r_MaxRet[3:0]      = COLLCONFOut[19:16];
404
assign r_CollValid[5:0]   = COLLCONFOut[5:0];
405 15 mohor
 
406
assign r_TxFlow           = CTRLMODEROut[2];
407
assign r_RxFlow           = CTRLMODEROut[1];
408
assign r_PassAll          = CTRLMODEROut[0];
409
 
410
assign r_MiiMRst          = MIIMODEROut[10];
411
assign r_MiiNoPre         = MIIMODEROut[8];
412
assign r_ClkDiv[7:0]      = MIIMODEROut[7:0];
413
 
414
assign r_WCtrlData        = MIICOMMANDOut[2];
415
assign r_RStat            = MIICOMMANDOut[1];
416
assign r_ScanStat         = MIICOMMANDOut[0];
417
 
418
assign r_RGAD[4:0]        = MIIADDRESSOut[12:8];
419
assign r_FIAD[4:0]        = MIIADDRESSOut[4:0];
420
 
421
assign r_CtrlData[15:0]   = MIITX_DATAOut[15:0];
422
 
423
assign MIISTATUSOut[31:10] = 22'h0           ;
424
assign MIISTATUSOut[9]  = NValid_stat        ;
425
assign MIISTATUSOut[8]  = Busy_stat          ;
426 68 mohor
assign MIISTATUSOut[7:1]= 7'h0               ;
427 15 mohor
assign MIISTATUSOut[0]  = LinkFailRegister   ;
428
 
429
assign r_MAC[31:0]        = MAC_ADDR0Out[31:0];
430
assign r_MAC[47:32]       = MAC_ADDR1Out[15:0];
431 52 billditt
assign r_HASH1[31:0]      = HASH1Out;
432
assign r_HASH0[31:0]      = HASH0Out;
433 15 mohor
 
434 34 mohor
assign r_TxBDNum[7:0] = TX_BD_NUMOut[7:0];
435 15 mohor
 
436
 
437 21 mohor
// Interrupt generation
438
 
439
always @ (posedge Clk or posedge Reset)
440
begin
441
  if(Reset)
442
    irq_txb <= 1'b0;
443
  else
444
  if(TxB_IRQ & INT_MASKOut[0])
445
    irq_txb <= #Tp 1'b1;
446
  else
447
  if(INT_SOURCE_Wr & DataIn[0])
448
    irq_txb <= #Tp 1'b0;
449
end
450
 
451
always @ (posedge Clk or posedge Reset)
452
begin
453
  if(Reset)
454
    irq_txe <= 1'b0;
455
  else
456
  if(TxE_IRQ & INT_MASKOut[1])
457
    irq_txe <= #Tp 1'b1;
458
  else
459
  if(INT_SOURCE_Wr & DataIn[1])
460
    irq_txe <= #Tp 1'b0;
461
end
462
 
463
always @ (posedge Clk or posedge Reset)
464
begin
465
  if(Reset)
466
    irq_rxb <= 1'b0;
467
  else
468
  if(RxB_IRQ & INT_MASKOut[2])
469
    irq_rxb <= #Tp 1'b1;
470
  else
471
  if(INT_SOURCE_Wr & DataIn[2])
472
    irq_rxb <= #Tp 1'b0;
473
end
474
 
475
always @ (posedge Clk or posedge Reset)
476
begin
477
  if(Reset)
478
    irq_rxf <= 1'b0;
479
  else
480
  if(RxF_IRQ & INT_MASKOut[3])
481
    irq_rxf <= #Tp 1'b1;
482
  else
483
  if(INT_SOURCE_Wr & DataIn[3])
484
    irq_rxf <= #Tp 1'b0;
485
end
486
 
487
always @ (posedge Clk or posedge Reset)
488
begin
489
  if(Reset)
490
    irq_busy <= 1'b0;
491
  else
492
  if(Busy_IRQ & INT_MASKOut[4])
493
    irq_busy <= #Tp 1'b1;
494
  else
495
  if(INT_SOURCE_Wr & DataIn[4])
496
    irq_busy <= #Tp 1'b0;
497
end
498
 
499
// Generating interrupt signal
500
assign int_o = irq_txb | irq_txe | irq_rxb | irq_rxf | irq_busy;
501
 
502
// For reading interrupt status
503
assign INT_SOURCEOut = {28'h0, irq_busy, irq_rxf, irq_rxb, irq_txe, irq_txb};
504
 
505
 
506
 
507 15 mohor
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.