OpenCores
URL https://opencores.org/ocsvn/fp_log/fp_log/trunk

Subversion Repositories fp_log

[/] [fp_log/] [trunk/] [LAU/] [Virtex 4/] [SP-LAU/] [comp_eq_8ones.vhd] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 NikosAl
--------------------------------------------------------------------------------
2
-- Copyright (c) 1995-2008 Xilinx, Inc.  All rights reserved.
3
--------------------------------------------------------------------------------
4
--   ____  ____
5
--  /   /\/   /
6
-- /___/  \  /    Vendor: Xilinx
7
-- \   \   \/     Version: K.39
8
--  \   \         Application: netgen
9
--  /   /         Filename: comp_eq_8ones.vhd
10
-- /___/   /\     Timestamp: Fri Sep 18 13:56:38 2009
11
-- \   \  /  \ 
12
--  \___\/\___\
13
--             
14
-- Command      : -intstyle ise -w -sim -ofmt vhdl "C:\Documents and Settings\Administrator\Desktop\Felsenstein Coprocessor\Logarithm LUT based\HW Implementation\Coregen\tmp\_cg\comp_eq_8ones.ngc" "C:\Documents and Settings\Administrator\Desktop\Felsenstein Coprocessor\Logarithm LUT based\HW Implementation\Coregen\tmp\_cg\comp_eq_8ones.vhd" 
15
-- Device       : 4vsx55ff1148-12
16
-- Input file   : C:/Documents and Settings/Administrator/Desktop/Felsenstein Coprocessor/Logarithm LUT based/HW Implementation/Coregen/tmp/_cg/comp_eq_8ones.ngc
17
-- Output file  : C:/Documents and Settings/Administrator/Desktop/Felsenstein Coprocessor/Logarithm LUT based/HW Implementation/Coregen/tmp/_cg/comp_eq_8ones.vhd
18
-- # of Entities        : 1
19
-- Design Name  : comp_eq_8ones
20
-- Xilinx       : C:\Xilinx\10.1\ISE
21
--             
22
-- Purpose:    
23
--     This VHDL netlist is a verification model and uses simulation 
24
--     primitives which may not represent the true implementation of the 
25
--     device, however the netlist is functionally correct and should not 
26
--     be modified. This file cannot be synthesized and should only be used 
27
--     with supported simulation tools.
28
--             
29
-- Reference:  
30
--     Development System Reference Guide, Chapter 23
31
--     Synthesis and Simulation Design Guide, Chapter 6
32
--             
33
--------------------------------------------------------------------------------
34
 
35
 
36
-- synthesis translate_off
37
library IEEE;
38
use IEEE.STD_LOGIC_1164.ALL;
39
library UNISIM;
40
use UNISIM.VCOMPONENTS.ALL;
41
use UNISIM.VPKG.ALL;
42
 
43
entity comp_eq_8ones is
44
  port (
45
    sclr : in STD_LOGIC := 'X';
46
    qa_eq_b : out STD_LOGIC;
47
    clk : in STD_LOGIC := 'X';
48
    a : in STD_LOGIC_VECTOR ( 7 downto 0 )
49
  );
50
end comp_eq_8ones;
51
 
52
architecture STRUCTURE of comp_eq_8ones is
53
  signal BU2_N01 : STD_LOGIC;
54
  signal BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o9_13 : STD_LOGIC;
55
 
56
  signal BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_temp_result : STD_LOGIC;
57
  signal BU2_a_ge_b : STD_LOGIC;
58
  signal NLW_VCC_P_UNCONNECTED : STD_LOGIC;
59
  signal NLW_GND_G_UNCONNECTED : STD_LOGIC;
60
  signal a_2 : STD_LOGIC_VECTOR ( 7 downto 0 );
61
begin
62
  a_2(7) <= a(7);
63
  a_2(6) <= a(6);
64
  a_2(5) <= a(5);
65
  a_2(4) <= a(4);
66
  a_2(3) <= a(3);
67
  a_2(2) <= a(2);
68
  a_2(1) <= a(1);
69
  a_2(0) <= a(0);
70
  VCC_0 : VCC
71
    port map (
72
      P => NLW_VCC_P_UNCONNECTED
73
    );
74
  GND_1 : GND
75
    port map (
76
      G => NLW_GND_G_UNCONNECTED
77
    );
78
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o11 :
79
LUT4
80
    generic map(
81
      INIT => X"8000"
82
    )
83
    port map (
84
      I0 =>
85
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o9_13
86
,
87
      I1 => a_2(3),
88
      I2 => a_2(2),
89
      I3 => BU2_N01,
90
      O => BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_temp_result
91
    );
92
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o11_SW0 :
93
LUT2
94
    generic map(
95
      INIT => X"8"
96
    )
97
    port map (
98
      I0 => a_2(1),
99
      I1 => a_2(0),
100
      O => BU2_N01
101
    );
102
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o9 :
103
LUT4
104
    generic map(
105
      INIT => X"8000"
106
    )
107
    port map (
108
      I0 => a_2(7),
109
      I1 => a_2(6),
110
      I2 => a_2(5),
111
      I3 => a_2(4),
112
      O =>
113
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o9_13
114
 
115
    );
116
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_gen_output_reg_output_reg_fd_output_1 : FDR
117
    generic map(
118
      INIT => '0'
119
    )
120
    port map (
121
      C => clk,
122
      D => BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_temp_result,
123
      R => sclr,
124
      Q => qa_eq_b
125
    );
126
  BU2_XST_GND : GND
127
    port map (
128
      G => BU2_a_ge_b
129
    );
130
 
131
end STRUCTURE;
132
 
133
-- synthesis translate_on

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.