OpenCores
URL https://opencores.org/ocsvn/fwrisc/fwrisc/trunk

Subversion Repositories fwrisc

[/] [fwrisc/] [trunk/] [ve/] [fwrisc/] [tests/] [riscv-compliance/] [riscv-test-suite/] [rv32ui/] [rv64ui/] [sd.S] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 mballance
# See LICENSE for license details.
2
 
3
#*****************************************************************************
4
# sd.S
5
#-----------------------------------------------------------------------------
6
#
7
# Test sd instruction.
8
#
9
 
10
#include "riscv_test.h"
11
#include "test_macros.h"
12
 
13
RVTEST_RV64U
14
RVTEST_CODE_BEGIN
15
 
16
  #-------------------------------------------------------------
17
  # Basic tests
18
  #-------------------------------------------------------------
19
 
20
  TEST_ST_OP( 2, ld, sd, 0x00aa00aa00aa00aa, 0,  tdat );
21
  TEST_ST_OP( 3, ld, sd, 0xaa00aa00aa00aa00, 8,  tdat );
22
  TEST_ST_OP( 4, ld, sd, 0x0aa00aa00aa00aa0, 16,  tdat );
23
  TEST_ST_OP( 5, ld, sd, 0xa00aa00aa00aa00a, 24, tdat );
24
 
25
  # Test with negative offset
26
 
27
  TEST_ST_OP( 6, ld, sd, 0x00aa00aa00aa00aa, -24, tdat8 );
28
  TEST_ST_OP( 7, ld, sd, 0xaa00aa00aa00aa00, -16, tdat8 );
29
  TEST_ST_OP( 8, ld, sd, 0x0aa00aa00aa00aa0, -8,  tdat8 );
30
  TEST_ST_OP( 9, ld, sd, 0xa00aa00aa00aa00a, 0,   tdat8 );
31
 
32
  # Test with a negative base
33
 
34
  TEST_CASE( 10, x5, 0x1234567812345678, \
35
    la  x1, tdat9; \
36
    li  x2, 0x1234567812345678; \
37
    addi x4, x1, -32; \
38
    sd x2, 32(x4); \
39
    ld x5, 0(x1); \
40
  )
41
 
42
  # Test with unaligned base
43
 
44
  TEST_CASE( 11, x5, 0x5821309858213098, \
45
    la  x1, tdat9; \
46
    li  x2, 0x5821309858213098; \
47
    addi x1, x1, -3; \
48
    sd x2, 11(x1); \
49
    la  x4, tdat10; \
50
    ld x5, 0(x4); \
51
  )
52
 
53
  #-------------------------------------------------------------
54
  # Bypassing tests
55
  #-------------------------------------------------------------
56
 
57
  TEST_ST_SRC12_BYPASS( 12, 0, 0, ld, sd, 0xabbccdd, 0,  tdat );
58
  TEST_ST_SRC12_BYPASS( 13, 0, 1, ld, sd, 0xaabbccd, 8,  tdat );
59
  TEST_ST_SRC12_BYPASS( 14, 0, 2, ld, sd, 0xdaabbcc, 16, tdat );
60
  TEST_ST_SRC12_BYPASS( 15, 1, 0, ld, sd, 0xddaabbc, 24, tdat );
61
  TEST_ST_SRC12_BYPASS( 16, 1, 1, ld, sd, 0xcddaabb, 32, tdat );
62
  TEST_ST_SRC12_BYPASS( 17, 2, 0, ld, sd, 0xccddaab, 40, tdat );
63
 
64
  TEST_ST_SRC21_BYPASS( 18, 0, 0, ld, sd, 0x00112233, 0,  tdat );
65
  TEST_ST_SRC21_BYPASS( 19, 0, 1, ld, sd, 0x30011223, 8,  tdat );
66
  TEST_ST_SRC21_BYPASS( 20, 0, 2, ld, sd, 0x33001122, 16, tdat );
67
  TEST_ST_SRC21_BYPASS( 21, 1, 0, ld, sd, 0x23300112, 24, tdat );
68
  TEST_ST_SRC21_BYPASS( 22, 1, 1, ld, sd, 0x22330011, 32, tdat );
69
  TEST_ST_SRC21_BYPASS( 23, 2, 0, ld, sd, 0x12233001, 40, tdat );
70
 
71
  TEST_PASSFAIL
72
 
73
RVTEST_CODE_END
74
 
75
  .data
76
RVTEST_DATA_BEGIN
77
 
78
  TEST_DATA
79
 
80
tdat:
81
tdat1:  .dword 0xdeadbeefdeadbeef
82
tdat2:  .dword 0xdeadbeefdeadbeef
83
tdat3:  .dword 0xdeadbeefdeadbeef
84
tdat4:  .dword 0xdeadbeefdeadbeef
85
tdat5:  .dword 0xdeadbeefdeadbeef
86
tdat6:  .dword 0xdeadbeefdeadbeef
87
tdat7:  .dword 0xdeadbeefdeadbeef
88
tdat8:  .dword 0xdeadbeefdeadbeef
89
tdat9:  .dword 0xdeadbeefdeadbeef
90
tdat10: .dword 0xdeadbeefdeadbeef
91
 
92
RVTEST_DATA_END

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.