OpenCores
URL https://opencores.org/ocsvn/lcd/lcd/trunk

Subversion Repositories lcd

[/] [lcd/] [web_uploads/] [decoderc.shtml] - Blame information for rev 6

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 root
<html>
2
<head>
3
<title>OPENCORES.ORG</title>
4
<META NAME="keywords" CONTENT="cores, VHDL, Verilog HDL, ASIC, Synthesizable,
5
standard cell, IP, Intellectual Property, 32-bit RISC, UART, PCI, SDRAM,
6
full custom, system on a chip, SOC, reusable, design, development, synthesis,
7
designs, developers, C, Linux, eCos, open, free, open source cores, RTL code,
8
system-on-a-chip, circuits, digital, GNU, GPL, core, controller, processor,
9
system design, chip design, EDA, design methodology, design tools, ASICs, programmable logic,
10
FPGA's, PLDs, CPLDs, verification, Synthesis, HDL, Simulation, IC design software,
11
semiconductor design, integrated circuits, system designs, chip designs, EDAs,
12
design methodologies, design tool, ASIC, programmable logics, FPGA, PLD, CPLD, Synthesis,
13
circuit, Synopsys, system design, chip design, programmable logic, FPGA's, PLDs,
14
CPLDs, verification, Simulation">
15
<META NAME="description" CONTENT="OPENCORES.ORG endorses development and hosts
16
a repository of free, open source IP cores (chip designs, System-on-a-Chip) and
17
supplemental boards.">
18
</head>
19
 
20
<body bgcolor=#ffffff>
21
 
22
<table width="100%" cellspacing=5 cellpadding=0 border=0>
23
    <tr valign="top"><td>
24
    <center>
25
        <table cellspacing=0 cellpadding=5 width="100%" valign="top" border=0>
26
<tr valign="top"><td bgcolor=#f0f0f0 valign="top">
27
<center><font size=+3><b>OPENCORES.ORG</b></font>
28
<br><font size=-4><font color=#ffffff>.</font></font>
29
<br>
30
</center>
31
 
32
</td></tr></table>
33
 
34
 
35
    </center>
36
 
37
 
38
    </td></tr>
39
 
40
    <tr valign="top"><td>
41
    <table border=0 cellspacing=0 cellpadding=5 width="100%"><tr valign="top"><td bgcolor="#f8f8f0">
42
        &nbsp;
43
 
44
 
45
    </td>
46
    <td valign="top">
47
    <table cellpadding=5><tr><td valign="top">
48
 
49
<font SIZE="2">#include &lt;genlib.h&gt;
50
<p>main()</p>
51
<p>{</p>
52
<p>DEF_LOFIG(&quot;decoder&quot;);</p>
53
<p>LOCON(&quot;A[0:3]&quot;, IN, &quot;A[0:3]&quot;);</p>
54
<p>LOCON(&quot;en&quot;, IN, &quot;en&quot;);</p>
55
<p>LOCON(&quot;ck&quot;, IN, &quot;ck&quot;);</p>
56
<p>LOCON(&quot;res&quot;, IN, &quot;res&quot;);</p>
57
<p>LOCON(&quot;vdd&quot;, IN, &quot;vdd&quot;);</p>
58
<p>LOCON(&quot;vss&quot;, IN, &quot;vss&quot;);</p>
59
<p>LOCON(&quot;C[0:15]&quot;,OUT, &quot;C[0:15]&quot;);</p>
60
<p>&nbsp;</p>
61
<p>LOINS(&quot;n1_y&quot;, &quot;inv0&quot;, &quot;A[0]&quot;,
62
&quot;o_inv0&quot;, &quot;vdd&quot;, &quot;vss&quot;,0);</p>
63
<p>LOINS(&quot;n1_y&quot;, &quot;inv1&quot;, &quot;A[1]&quot;,
64
&quot;o_inv1&quot;, &quot;vdd&quot;, &quot;vss&quot;,0);</p>
65
<p>LOINS(&quot;n1_y&quot;, &quot;inv2&quot;, &quot;A[2]&quot;,
66
&quot;o_inv2&quot;, &quot;vdd&quot;, &quot;vss&quot;,0);</p>
67
<p>LOINS(&quot;n1_y&quot;, &quot;inv3&quot;, &quot;A[3]&quot;,
68
&quot;o_inv3&quot;, &quot;vdd&quot;, &quot;vss&quot;,0);</p>
69
<p>LOINS(&quot;a4_y&quot;, &quot;0an0&quot;, &quot;o_inv3&quot;,
70
&quot;o_inv2&quot;,
71
&quot;o_inv1&quot;,&quot;o_inv0&quot;,&quot;o_0an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,
72
0);</p>
73
<p>LOINS(&quot;a2_y&quot;, &quot;0an1&quot;, &quot;en&quot;,
74
&quot;o_0an0&quot;,&quot;C[0]&quot;, &quot;vdd&quot;, &quot;vss&quot;, 0);</p>
75
<p>LOINS(&quot;a4_y&quot;, &quot;1an0&quot;, &quot;o_inv3&quot;,
76
&quot;o_inv2&quot;,
77
&quot;o_inv1&quot;,&quot;A[0]&quot;,&quot;o_1an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,
78
0);</p>
79
<p>LOINS(&quot;a2_y&quot;, &quot;1an1&quot;, &quot;en&quot;,
80
&quot;o_1an0&quot;,&quot;C[1]&quot;, &quot;vdd&quot;, &quot;vss&quot;, 0);</p>
81
<p>LOINS(&quot;a4_y&quot;, &quot;2an0&quot;, &quot;o_inv3&quot;,
82
&quot;o_inv2&quot;,
83
&quot;A[1]&quot;,&quot;o_inv0&quot;,&quot;o_2an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,
84
0);</p>
85
<p>LOINS(&quot;a2_y&quot;, &quot;2an1&quot;,
86
&quot;en&quot;,&quot;o_2an0&quot;,&quot;C[2]&quot;, &quot;vdd&quot;,
87
&quot;vss&quot;, 0);</p>
88
<p>LOINS(&quot;a4_y&quot;, &quot;3an0&quot;, &quot;o_inv3&quot;,
89
&quot;o_inv2&quot;,&quot;A[1]&quot;,&quot;A[0]&quot;,&quot;O_3an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
90
<p>LOINS(&quot;a2_y&quot;, &quot;3an1&quot;,
91
&quot;en&quot;,&quot;o_3an0&quot;,&quot;C[3]&quot;, &quot;vdd&quot;,
92
&quot;vss&quot;, 0);</p>
93
<p>LOINS(&quot;a4_y&quot;, &quot;4an0&quot;,
94
&quot;o_inv3&quot;,&quot;A[2]&quot;,&quot;o_inv1&quot;,&quot;o_inv0&quot;,&quot;o_4an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
95
<p>LOINS(&quot;a2_y&quot;, &quot;4an1&quot;,
96
&quot;en&quot;,&quot;o_4an0&quot;,&quot;C[4]&quot;, &quot;vdd&quot;,
97
&quot;vss&quot;, 0);</p>
98
<p>LOINS(&quot;a4_y&quot;, &quot;5an0&quot;, &quot;o_inv3&quot;,
99
&quot;A[2]&quot;,&quot;o_inv1&quot;,&quot;A[0]&quot;,&quot;o_5an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
100
<p>LOINS(&quot;a2_y&quot;, &quot;5an1&quot;,
101
&quot;en&quot;,&quot;o_5an0&quot;,&quot;C[5]&quot;, &quot;vdd&quot;,
102
&quot;vss&quot;, 0);</p>
103
<p>LOINS(&quot;a4_y&quot;, &quot;6an0&quot;, &quot;o_inv3&quot;,
104
&quot;A[2]&quot;,&quot;A[1]&quot;,&quot;o_inv0&quot;,&quot;o_6an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
105
<p>LOINS(&quot;a2_y&quot;, &quot;6an1&quot;,
106
&quot;en&quot;,&quot;o_6an0&quot;,&quot;C[6]&quot;, &quot;vdd&quot;,
107
&quot;vss&quot;, 0);</p>
108
<p>LOINS(&quot;a4_y&quot;, &quot;7an0&quot;, &quot;o_inv3&quot;,
109
&quot;A[2]&quot;,&quot;A[1]&quot;,&quot;A[0]&quot;,&quot;o_7an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,
110
0);</p>
111
<p>LOINS(&quot;a2_y&quot;, &quot;7an1&quot;,
112
&quot;en&quot;,&quot;o_7an0&quot;,&quot;C[7]&quot;, &quot;vdd&quot;,
113
&quot;vss&quot;, 0);</p>
114
<p>LOINS(&quot;a4_y&quot;, &quot;8an0&quot;,
115
&quot;A[3]&quot;,&quot;o_inv2&quot;,&quot;o_inv1&quot;,&quot;o_inv0&quot;,&quot;o_8an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,
116
0);</p>
117
<p>LOINS(&quot;a2_y&quot;,
118
&quot;8an1&quot;,&quot;en&quot;,&quot;o_8an0&quot;,&quot;C[8]&quot;,
119
&quot;vdd&quot;, &quot;vss&quot;, 0);</p>
120
<p>LOINS(&quot;a4_y&quot;, &quot;9an0&quot;, &quot;A[3]&quot;,
121
&quot;o_inv2&quot;,&quot;o_inv1&quot;,&quot;A[0]&quot;,&quot;o_9an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
122
<p>LOINS(&quot;a2_y&quot;, &quot;9an1&quot;,
123
&quot;en&quot;,&quot;o_9an0&quot;,&quot;C[9]&quot;, &quot;vdd&quot;,
124
&quot;vss&quot;, 0);</p>
125
<p>LOINS(&quot;a4_y&quot;, &quot;10an0&quot;,
126
&quot;A[3]&quot;,&quot;o_inv2&quot;,&quot;A[1]&quot;,&quot;o_inv0&quot;,&quot;o_10an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,
127
0);</p>
128
<p>LOINS(&quot;a2_y&quot;, &quot;10an1&quot;,&quot;en&quot;,
129
&quot;o_10an0&quot;,&quot;C[10]&quot;, &quot;vdd&quot;, &quot;vss&quot;, 0);</p>
130
<p>LOINS(&quot;a4_y&quot;, &quot;11an0&quot;, &quot;A[3]&quot;,
131
&quot;o_inv2&quot;,&quot;A[1]&quot;,&quot;A[0]&quot;,&quot;o_11an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
132
<p>LOINS(&quot;a2_y&quot;, &quot;11an1&quot;,
133
&quot;en&quot;,&quot;o_11an0&quot;,&quot;C[11]&quot;, &quot;vdd&quot;,
134
&quot;vss&quot;, 0);</p>
135
<p>LOINS(&quot;a4_y&quot;, &quot;12an0&quot;, &quot;A[3]&quot;,
136
&quot;A[2]&quot;,&quot;o_inv1&quot;,&quot;o_inv0&quot;,&quot;o_12an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
137
<p>LOINS(&quot;a2_y&quot;, &quot;12an1&quot;,
138
&quot;en&quot;,&quot;o_12an0&quot;,&quot;C[12]&quot;, &quot;vdd&quot;,
139
&quot;vss&quot;, 0);</p>
140
<p>LOINS(&quot;a4_y&quot;, &quot;13an0&quot;, &quot;A[3]&quot;,
141
&quot;A[2]&quot;,&quot;o_inv1&quot;,&quot;A[0]&quot;,&quot;o_13an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
142
<p>LOINS(&quot;a2_y&quot;, &quot;13an1&quot;,
143
&quot;en&quot;,&quot;o_13an0&quot;,&quot;C[13]&quot;, &quot;vdd&quot;,
144
&quot;vss&quot;, 0);</p>
145
<p>LOINS(&quot;a4_y&quot;, &quot;14an0&quot;, &quot;A[3]&quot;,
146
&quot;A[2]&quot;,&quot;A[1]&quot;,&quot;o_inv0&quot;,&quot;o_14an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
147
<p>LOINS(&quot;a2_y&quot;, &quot;14an1&quot;,
148
&quot;en&quot;,&quot;o_14an0&quot;,&quot;C[14]&quot;, &quot;vdd&quot;,
149
&quot;vss&quot;, 0);</p>
150
<p>LOINS(&quot;a4_y&quot;, &quot;15an0&quot;, &quot;A[3]&quot;,
151
&quot;A[2]&quot;,&quot;A[1]&quot;,&quot;A[0]&quot;,&quot;o_15an0&quot;,&quot;vdd&quot;,&quot;vss&quot;,0);</p>
152
<p>LOINS(&quot;a2_y&quot;, &quot;15an1&quot;,
153
&quot;en&quot;,&quot;o_15an0&quot;,&quot;C[15]&quot;, &quot;vdd&quot;,
154
&quot;vss&quot;, 0);</p>
155
<p>SAVE_LOFIG();</p>
156
<p>exit(0);</p>
157
<p>}</p>
158
<p>&nbsp;</p>
159
</font>
160
 
161
<b><font size=+1>Maintainers and Authors :</font></b>
162
<p>LCD Driver development team
163
<p>current members:
164
 
165
<ul>
166
<li>
167
<a href="mailto:marta@vlsi.itb.ac.id">Hendra Gunawan</a></li>
168
 
169
<li>
170
<a href="mailto:sigit@students.ee.itb.ac.id">Nurhadi Wiyono</a></li>
171
 
172
<li>
173
<a href="mailto:sigit@students.ee.itb.ac.id">Kharisma Sinung P</a></li>
174
 
175
</ul>
176
&nbsp;
177
<p>
178
<b><font size=+1>Mailing-list:</font></b>
179
<ul><a href="mailto:cores@opencores.org_NOSPAM">cores@opencores.org_NOSPAM</a></ul>
180
 
181
 
182
 
183
 
184
 
185
 
186
</td></tr></table>
187
</td></tr>
188
<tr><td bgcolor="#f8f8f0">&nbsp;</td>
189
<td valign="bottom">
190
<table cellspacing=0 cellpadding=4 border=0 width="100%"bgcolor="#f0f0f0"><tr>
191
<td align=left><i><small>Last modified on Sunday, 17-Sep-2000 03:58:04 JAVT</i></td>
192
<td align=right><i><small>Copyright © 1999-2000 OPENCORES.ORG. All rights reserved.</td>
193
</tr></table>
194
 
195
</td></tr></table>
196
 
197
</td></tr></table>
198
 
199
</body></html>

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.