OpenCores
URL https://opencores.org/ocsvn/mips_enhanced/mips_enhanced/trunk

Subversion Repositories mips_enhanced

[/] [mips_enhanced/] [trunk/] [grlib-gpl-1.0.19-b3188/] [boards/] [avnet-eval-xc4vlx25/] [default.sdc] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 dimamali
# Synplicity, Inc. constraint file
2
# /home/jiri/ibm/vhdl/grlib/boards/avnet-eval-xc4vlx25/default.sdc
3
# Written on Sun Oct  1 16:18:25 2006
4
# by Synplify Pro, Synplify Pro 8.6.1 Scope Editor
5
 
6
#
7
# Collections
8
#
9
 
10
#
11
# Clocks
12
#
13
define_clock            -name {clk_100mhz}  -freq 100.000 -route 2.0 -clockgroup default_clkgroup
14
define_clock            -name {etx_clk}  -freq 25.000 -clockgroup phy_rx_clkgroup -route 10.000
15
define_clock            -name {erx_clk}  -freq 25.000 -clockgroup phy_tx_clkgroup -route 10.000
16
 
17
#
18
# Clock to Clock
19
#
20
 
21
#
22
# Inputs/Outputs
23
#
24
define_output_delay -disable     -default  10.00 -improve 0.00 -route 0.00 -ref {clk:r}
25
define_input_delay -disable      -default  10.00 -improve 0.00 -route 0.00 -ref {clk:r}
26
 
27
#
28
# Registers
29
#
30
 
31
#
32
# Multicycle Path
33
#
34
 
35
#
36
# False Path
37
#
38
 
39
#
40
# Path Delay
41
#
42
 
43
#
44
# Attributes
45
#
46
define_global_attribute          syn_useioff {1}
47
 
48
#
49
# I/O standards
50
#
51
 
52
#
53
# Compile Points
54
#
55
 
56
#
57
# Other Constraints
58
#

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.