OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_cpu.vhd] - Blame information for rev 39

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - CPU Top Entity >>                                                                #
3
-- # ********************************************************************************************* #
4 18 zero_gravi
-- # NEORV32 CPU:                                                                                  #
5 36 zero_gravi
-- # * neorv32_cpu.vhd                  - CPU top entity                                           #
6
-- #   * neorv32_cpu_alu.vhd            - Arithmetic/logic unit                                    #
7
-- #   * neorv32_cpu_bus.vhd            - Instruction and data bus interface unit                  #
8
-- #   * neorv32_cpu_cp_muldiv.vhd      - MULDIV co-processor                                      #
9
-- #   * neorv32_cpu_ctrl.vhd           - CPU control and CSR system                               #
10
-- #     * neorv32_cpu_decompressor.vhd - Compressed instructions decoder                          #
11
-- #   * neorv32_cpu_regfile.vhd        - Data register file                                       #
12 18 zero_gravi
-- #                                                                                               #
13 38 zero_gravi
-- #   * neorv32_package.vhd            - Main CPU/processor package file                          #
14
-- #                                                                                               #
15 29 zero_gravi
-- # Check out the processor's data sheet for more information: docs/NEORV32.pdf                   #
16 2 zero_gravi
-- # ********************************************************************************************* #
17
-- # BSD 3-Clause License                                                                          #
18
-- #                                                                                               #
19
-- # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
20
-- #                                                                                               #
21
-- # Redistribution and use in source and binary forms, with or without modification, are          #
22
-- # permitted provided that the following conditions are met:                                     #
23
-- #                                                                                               #
24
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
25
-- #    conditions and the following disclaimer.                                                   #
26
-- #                                                                                               #
27
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
28
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
29
-- #    provided with the distribution.                                                            #
30
-- #                                                                                               #
31
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
32
-- #    endorse or promote products derived from this software without specific prior written      #
33
-- #    permission.                                                                                #
34
-- #                                                                                               #
35
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
36
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
37
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
38
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
39
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
40
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
41
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
42
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
43
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
44
-- # ********************************************************************************************* #
45
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
46
-- #################################################################################################
47
 
48
library ieee;
49
use ieee.std_logic_1164.all;
50
use ieee.numeric_std.all;
51
 
52
library neorv32;
53
use neorv32.neorv32_package.all;
54
 
55
entity neorv32_cpu is
56
  generic (
57
    -- General --
58 14 zero_gravi
    HW_THREAD_ID                 : std_ulogic_vector(31 downto 0):= (others => '0'); -- hardware thread id
59
    CPU_BOOT_ADDR                : std_ulogic_vector(31 downto 0):= (others => '0'); -- cpu boot address
60 2 zero_gravi
    -- RISC-V CPU Extensions --
61 39 zero_gravi
    CPU_EXTENSION_RISCV_A        : boolean := false; -- implement atomic extension?
62 12 zero_gravi
    CPU_EXTENSION_RISCV_C        : boolean := false; -- implement compressed extension?
63
    CPU_EXTENSION_RISCV_E        : boolean := false; -- implement embedded RF extension?
64
    CPU_EXTENSION_RISCV_M        : boolean := false; -- implement muld/div extension?
65 15 zero_gravi
    CPU_EXTENSION_RISCV_U        : boolean := false; -- implement user mode extension?
66 12 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    : boolean := true;  -- implement CSR system?
67
    CPU_EXTENSION_RISCV_Zifencei : boolean := true;  -- implement instruction stream sync.?
68 19 zero_gravi
    -- Extension Options --
69
    FAST_MUL_EN                  : boolean := false; -- use DSPs for M extension's multiplier
70 34 zero_gravi
    FAST_SHIFT_EN                : boolean := false; -- use barrel shifter for shift operations
71 15 zero_gravi
    -- Physical Memory Protection (PMP) --
72
    PMP_USE                      : boolean := false; -- implement PMP?
73 16 zero_gravi
    PMP_NUM_REGIONS              : natural := 4;     -- number of regions (max 8)
74 30 zero_gravi
    PMP_GRANULARITY              : natural := 14     -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
75 2 zero_gravi
  );
76
  port (
77
    -- global control --
78 14 zero_gravi
    clk_i          : in  std_ulogic := '0'; -- global clock, rising edge
79
    rstn_i         : in  std_ulogic := '0'; -- global reset, low-active, async
80 12 zero_gravi
    -- instruction bus interface --
81
    i_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
82 14 zero_gravi
    i_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
83 12 zero_gravi
    i_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
84
    i_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
85
    i_bus_we_o     : out std_ulogic; -- write enable
86
    i_bus_re_o     : out std_ulogic; -- read enable
87
    i_bus_cancel_o : out std_ulogic; -- cancel current bus transaction
88 14 zero_gravi
    i_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
89
    i_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
90 12 zero_gravi
    i_bus_fence_o  : out std_ulogic; -- executed FENCEI operation
91 35 zero_gravi
    i_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
92 39 zero_gravi
    i_bus_lock_o   : out std_ulogic; -- locked/exclusive access
93 12 zero_gravi
    -- data bus interface --
94
    d_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
95 14 zero_gravi
    d_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
96 12 zero_gravi
    d_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
97
    d_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
98
    d_bus_we_o     : out std_ulogic; -- write enable
99
    d_bus_re_o     : out std_ulogic; -- read enable
100
    d_bus_cancel_o : out std_ulogic; -- cancel current bus transaction
101 14 zero_gravi
    d_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
102
    d_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
103 12 zero_gravi
    d_bus_fence_o  : out std_ulogic; -- executed FENCE operation
104 35 zero_gravi
    d_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
105 39 zero_gravi
    d_bus_lock_o   : out std_ulogic; -- locked/exclusive access
106 11 zero_gravi
    -- system time input from MTIME --
107 14 zero_gravi
    time_i         : in  std_ulogic_vector(63 downto 0) := (others => '0'); -- current system time
108
    -- interrupts (risc-v compliant) --
109
    msw_irq_i      : in  std_ulogic := '0'; -- machine software interrupt
110
    mext_irq_i     : in  std_ulogic := '0'; -- machine external interrupt
111
    mtime_irq_i    : in  std_ulogic := '0'; -- machine timer interrupt
112
    -- fast interrupts (custom) --
113
    firq_i         : in  std_ulogic_vector(3 downto 0) := (others => '0')
114 2 zero_gravi
  );
115
end neorv32_cpu;
116
 
117
architecture neorv32_cpu_rtl of neorv32_cpu is
118
 
119
  -- local signals --
120 12 zero_gravi
  signal ctrl       : std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
121
  signal alu_cmp    : std_ulogic_vector(1 downto 0); -- alu comparator result
122
  signal imm        : std_ulogic_vector(data_width_c-1 downto 0); -- immediate
123
  signal instr      : std_ulogic_vector(data_width_c-1 downto 0); -- new instruction
124
  signal rs1, rs2   : std_ulogic_vector(data_width_c-1 downto 0); -- source registers
125 36 zero_gravi
  signal alu_opb    : std_ulogic_vector(data_width_c-1 downto 0); -- ALU operand b
126 12 zero_gravi
  signal alu_res    : std_ulogic_vector(data_width_c-1 downto 0); -- alu result
127 36 zero_gravi
  signal alu_add    : std_ulogic_vector(data_width_c-1 downto 0); -- alu address result
128 12 zero_gravi
  signal rdata      : std_ulogic_vector(data_width_c-1 downto 0); -- memory read data
129
  signal alu_wait   : std_ulogic; -- alu is busy due to iterative unit
130
  signal bus_i_wait : std_ulogic; -- wait for current bus instruction fetch
131
  signal bus_d_wait : std_ulogic; -- wait for current bus data access
132
  signal csr_rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- csr read data
133
  signal mar        : std_ulogic_vector(data_width_c-1 downto 0); -- current memory address register
134
  signal ma_instr   : std_ulogic; -- misaligned instruction address
135
  signal ma_load    : std_ulogic; -- misaligned load data address
136
  signal ma_store   : std_ulogic; -- misaligned store data address
137
  signal be_instr   : std_ulogic; -- bus error on instruction access
138
  signal be_load    : std_ulogic; -- bus error on load data access
139
  signal be_store   : std_ulogic; -- bus error on store data access
140
  signal fetch_pc   : std_ulogic_vector(data_width_c-1 downto 0); -- pc for instruction fetch
141
  signal curr_pc    : std_ulogic_vector(data_width_c-1 downto 0); -- current pc (for current executed instruction)
142 2 zero_gravi
 
143
  -- co-processor interface --
144 36 zero_gravi
  signal cp0_data,  cp1_data,  cp2_data,  cp3_data  : std_ulogic_vector(data_width_c-1 downto 0);
145
  signal cp0_valid, cp1_valid, cp2_valid, cp3_valid : std_ulogic;
146
  signal cp0_start, cp1_start, cp2_start, cp3_start : std_ulogic;
147 2 zero_gravi
 
148 15 zero_gravi
  -- pmp interface --
149
  signal pmp_addr  : pmp_addr_if_t;
150
  signal pmp_ctrl  : pmp_ctrl_if_t;
151
 
152 2 zero_gravi
begin
153
 
154 15 zero_gravi
  -- Sanity Checks --------------------------------------------------------------------------
155
  -- -------------------------------------------------------------------------------------------
156 23 zero_gravi
  -- CSR system --
157 36 zero_gravi
  assert not (CPU_EXTENSION_RISCV_Zicsr = false) report "NEORV32 CPU CONFIG WARNING! No exception/interrupt/trap/machine features available when CPU_EXTENSION_RISCV_Zicsr = false." severity warning;
158 23 zero_gravi
  -- U-extension requires Zicsr extension --
159
  assert not ((CPU_EXTENSION_RISCV_Zicsr = false) and (CPU_EXTENSION_RISCV_U = true)) report "NEORV32 CPU CONFIG ERROR! User mode requires CPU_EXTENSION_RISCV_Zicsr extension." severity error;
160
  -- PMP requires Zicsr extension --
161
  assert not ((CPU_EXTENSION_RISCV_Zicsr = false) and (PMP_USE = true)) report "NEORV32 CPU CONFIG ERROR! Physical memory protection (PMP) requires CPU_EXTENSION_RISCV_Zicsr extension." severity error;
162
  -- PMP regions --
163
  assert not ((PMP_NUM_REGIONS > pmp_max_r_c) and (PMP_USE = true)) report "NEORV32 CPU CONFIG ERROR! Number of PMP regions out of valid range." severity error;
164
  -- PMP granulartiy --
165 36 zero_gravi
  assert not (((PMP_GRANULARITY < 1) or (PMP_GRANULARITY > 32)) and (PMP_USE = true)) report "NEORV32 CPU CONFIG ERROR! Invalid PMP granulartiy (0 < PMP_GRANULARITY < 33)." severity error;
166 38 zero_gravi
  -- Instruction prefetch buffer size --
167
  assert not (is_power_of_two_f(ipb_entries_c) = false) report "NEORV32 CPU CONFIG ERROR! Number of entries in instruction prefetch buffer <ipb_entries_c> has to be a power of two." severity error;
168 39 zero_gravi
  -- A extension - only lr.w and sc.w supported yet --
169
  assert not (CPU_EXTENSION_RISCV_A = true) report "NEORV32 CPU CONFIG WARNING! Atomic operations extension (A) only supports >lr.w< and >sc.w< instructions yet." severity warning;
170 15 zero_gravi
 
171 23 zero_gravi
 
172 2 zero_gravi
  -- Control Unit ---------------------------------------------------------------------------
173
  -- -------------------------------------------------------------------------------------------
174
  neorv32_cpu_control_inst: neorv32_cpu_control
175
  generic map (
176
    -- General --
177 27 zero_gravi
    HW_THREAD_ID                 => HW_THREAD_ID,    -- hardware thread id
178
    CPU_BOOT_ADDR                => CPU_BOOT_ADDR,   -- cpu boot address
179 2 zero_gravi
    -- RISC-V CPU Extensions --
180 39 zero_gravi
    CPU_EXTENSION_RISCV_A        => CPU_EXTENSION_RISCV_A,        -- implement atomic extension?
181 15 zero_gravi
    CPU_EXTENSION_RISCV_C        => CPU_EXTENSION_RISCV_C,        -- implement compressed extension?
182
    CPU_EXTENSION_RISCV_E        => CPU_EXTENSION_RISCV_E,        -- implement embedded RF extension?
183
    CPU_EXTENSION_RISCV_M        => CPU_EXTENSION_RISCV_M,        -- implement muld/div extension?
184
    CPU_EXTENSION_RISCV_U        => CPU_EXTENSION_RISCV_U,        -- implement user mode extension?
185
    CPU_EXTENSION_RISCV_Zicsr    => CPU_EXTENSION_RISCV_Zicsr,    -- implement CSR system?
186
    CPU_EXTENSION_RISCV_Zifencei => CPU_EXTENSION_RISCV_Zifencei, -- implement instruction stream sync.?
187
    -- Physical memory protection (PMP) --
188
    PMP_USE                      => PMP_USE,         -- implement physical memory protection?
189
    PMP_NUM_REGIONS              => PMP_NUM_REGIONS, -- number of regions (1..4)
190
    PMP_GRANULARITY              => PMP_GRANULARITY  -- granularity (0=none, 1=8B, 2=16B, 3=32B, ...)
191 2 zero_gravi
  )
192
  port map (
193
    -- global control --
194
    clk_i         => clk_i,       -- global clock, rising edge
195
    rstn_i        => rstn_i,      -- global reset, low-active, async
196
    ctrl_o        => ctrl,        -- main control bus
197
    -- status input --
198
    alu_wait_i    => alu_wait,    -- wait for ALU
199 12 zero_gravi
    bus_i_wait_i  => bus_i_wait,  -- wait for bus
200
    bus_d_wait_i  => bus_d_wait,  -- wait for bus
201 2 zero_gravi
    -- data input --
202
    instr_i       => instr,       -- instruction
203
    cmp_i         => alu_cmp,     -- comparator status
204 36 zero_gravi
    alu_add_i     => alu_add,     -- ALU address result
205
    rs1_i         => rs1,         -- rf source 1
206 2 zero_gravi
    -- data output --
207
    imm_o         => imm,         -- immediate
208 6 zero_gravi
    fetch_pc_o    => fetch_pc,    -- PC for instruction fetch
209
    curr_pc_o     => curr_pc,     -- current PC (corresponding to current instruction)
210 2 zero_gravi
    csr_rdata_o   => csr_rdata,   -- CSR read data
211 14 zero_gravi
    -- interrupts (risc-v compliant) --
212
    msw_irq_i     => msw_irq_i,   -- machine software interrupt
213
    mext_irq_i    => mext_irq_i,  -- machine external interrupt
214 2 zero_gravi
    mtime_irq_i   => mtime_irq_i, -- machine timer interrupt
215 14 zero_gravi
    -- fast interrupts (custom) --
216
    firq_i        => firq_i,
217 11 zero_gravi
    -- system time input from MTIME --
218
    time_i        => time_i,      -- current system time
219 15 zero_gravi
    -- physical memory protection --
220
    pmp_addr_o    => pmp_addr,    -- addresses
221
    pmp_ctrl_o    => pmp_ctrl,    -- configs
222 2 zero_gravi
    -- bus access exceptions --
223
    mar_i         => mar,         -- memory address register
224
    ma_instr_i    => ma_instr,    -- misaligned instruction address
225
    ma_load_i     => ma_load,     -- misaligned load data address
226
    ma_store_i    => ma_store,    -- misaligned store data address
227
    be_instr_i    => be_instr,    -- bus error on instruction access
228
    be_load_i     => be_load,     -- bus error on load data access
229 12 zero_gravi
    be_store_i    => be_store     -- bus error on store data access
230 2 zero_gravi
  );
231
 
232
 
233
  -- Register File --------------------------------------------------------------------------
234
  -- -------------------------------------------------------------------------------------------
235
  neorv32_regfile_inst: neorv32_cpu_regfile
236
  generic map (
237
    CPU_EXTENSION_RISCV_E => CPU_EXTENSION_RISCV_E -- implement embedded RF extension?
238
  )
239
  port map (
240
    -- global control --
241
    clk_i  => clk_i,              -- global clock, rising edge
242
    ctrl_i => ctrl,               -- main control bus
243
    -- data input --
244
    mem_i  => rdata,              -- memory read data
245
    alu_i  => alu_res,            -- ALU result
246
    csr_i  => csr_rdata,          -- CSR read data
247
    -- data output --
248
    rs1_o  => rs1,                -- operand 1
249
    rs2_o  => rs2                 -- operand 2
250
  );
251
 
252
 
253
  -- ALU ------------------------------------------------------------------------------------
254
  -- -------------------------------------------------------------------------------------------
255
  neorv32_cpu_alu_inst: neorv32_cpu_alu
256 11 zero_gravi
  generic map (
257 34 zero_gravi
    CPU_EXTENSION_RISCV_M => CPU_EXTENSION_RISCV_M, -- implement muld/div extension?
258
    FAST_SHIFT_EN         => FAST_SHIFT_EN          -- use barrel shifter for shift operations
259 11 zero_gravi
  )
260 2 zero_gravi
  port map (
261
    -- global control --
262
    clk_i       => clk_i,         -- global clock, rising edge
263
    rstn_i      => rstn_i,        -- global reset, low-active, async
264
    ctrl_i      => ctrl,          -- main control bus
265
    -- data input --
266
    rs1_i       => rs1,           -- rf source 1
267
    rs2_i       => rs2,           -- rf source 2
268 6 zero_gravi
    pc2_i       => curr_pc,       -- delayed PC
269 2 zero_gravi
    imm_i       => imm,           -- immediate
270
    -- data output --
271
    cmp_o       => alu_cmp,       -- comparator status
272
    res_o       => alu_res,       -- ALU result
273 36 zero_gravi
    add_o       => alu_add,       -- address computation result
274
    opb_o       => alu_opb,       -- ALU operand B
275 2 zero_gravi
    -- co-processor interface --
276 19 zero_gravi
    cp0_start_o => cp0_start,     -- trigger co-processor 0
277 2 zero_gravi
    cp0_data_i  => cp0_data,      -- co-processor 0 result
278
    cp0_valid_i => cp0_valid,     -- co-processor 0 result valid
279 19 zero_gravi
    cp1_start_o => cp1_start,     -- trigger co-processor 1
280 2 zero_gravi
    cp1_data_i  => cp1_data,      -- co-processor 1 result
281
    cp1_valid_i => cp1_valid,     -- co-processor 1 result valid
282 36 zero_gravi
    cp2_start_o => cp2_start,     -- trigger co-processor 2
283
    cp2_data_i  => cp2_data,      -- co-processor 2 result
284
    cp2_valid_i => cp2_valid,     -- co-processor 2 result valid
285
    cp3_start_o => cp3_start,     -- trigger co-processor 3
286
    cp3_data_i  => cp3_data,      -- co-processor 3 result
287
    cp3_valid_i => cp3_valid,     -- co-processor 3 result valid
288 2 zero_gravi
    -- status --
289
    wait_o      => alu_wait       -- busy due to iterative processing units
290
  );
291
 
292
 
293
  -- Co-Processor 0: MULDIV Unit ------------------------------------------------------------
294
  -- -------------------------------------------------------------------------------------------
295
  neorv32_cpu_cp_muldiv_inst_true:
296
  if (CPU_EXTENSION_RISCV_M = true) generate
297
    neorv32_cpu_cp_muldiv_inst: neorv32_cpu_cp_muldiv
298 19 zero_gravi
    generic map (
299 38 zero_gravi
      FAST_MUL_EN => FAST_MUL_EN  -- use DSPs for faster multiplication
300 19 zero_gravi
    )
301 2 zero_gravi
    port map (
302
      -- global control --
303
      clk_i   => clk_i,           -- global clock, rising edge
304
      rstn_i  => rstn_i,          -- global reset, low-active, async
305
      ctrl_i  => ctrl,            -- main control bus
306 36 zero_gravi
      start_i => cp0_start,       -- trigger operation
307 2 zero_gravi
      -- data input --
308 27 zero_gravi
      rs1_i   => rs1,             -- rf source 1
309
      rs2_i   => rs2,             -- rf source 2
310 2 zero_gravi
      -- result and status --
311
      res_o   => cp0_data,        -- operation result
312
      valid_o => cp0_valid        -- data output valid
313
    );
314
  end generate;
315
 
316
  neorv32_cpu_cp_muldiv_inst_false:
317
  if (CPU_EXTENSION_RISCV_M = false) generate
318
    cp0_data  <= (others => '0');
319
    cp0_valid <= '0';
320
  end generate;
321
 
322
 
323 39 zero_gravi
  -- Co-Processor 1: Atomic Memory Access (SC - store-conditional) --------------------------
324 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
325 39 zero_gravi
  atomic_op_cp: process(ctrl, cp1_start)
326
  begin
327
    -- "fake" co-processor for atomic operations
328
    -- used to get the result of a store-conditional operation into the data path
329
    if (CPU_EXTENSION_RISCV_A = true) and (cp1_start = '1') then
330
      cp1_data    <= (others => '0');
331
      cp1_data(0) <= not ctrl(ctrl_bus_lock_c);
332
      cp1_valid   <= '1';
333
    else
334
      cp1_data  <= (others => '0');
335
      cp1_valid <= '0';
336
    end if;
337
  end process;
338 2 zero_gravi
 
339
 
340 38 zero_gravi
  -- Co-Processor 2: Not implemented (yet) --------------------------------------------------
341 36 zero_gravi
  -- -------------------------------------------------------------------------------------------
342
  -- control: ctrl cp2_start
343
  -- inputs:  rs1 rs2 alu_cmp alu_opb
344
  cp2_data  <= (others => '0');
345
  cp2_valid <= '0';
346
 
347
 
348 38 zero_gravi
  -- Co-Processor 3: Not implemented (yet) --------------------------------------------------
349 36 zero_gravi
  -- -------------------------------------------------------------------------------------------
350
  -- control: ctrl cp3_start
351
  -- inputs:  rs1 rs2 alu_cmp alu_opb
352
  cp3_data  <= (others => '0');
353
  cp3_valid <= '0';
354
 
355
 
356 12 zero_gravi
  -- Bus Interface Unit ---------------------------------------------------------------------
357 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
358
  neorv32_cpu_bus_inst: neorv32_cpu_bus
359
  generic map (
360 11 zero_gravi
    CPU_EXTENSION_RISCV_C => CPU_EXTENSION_RISCV_C, -- implement compressed extension?
361 15 zero_gravi
    -- Physical memory protection (PMP) --
362 27 zero_gravi
    PMP_USE               => PMP_USE,               -- implement physical memory protection?
363
    PMP_NUM_REGIONS       => PMP_NUM_REGIONS,       -- number of regions (1..4)
364
    PMP_GRANULARITY       => PMP_GRANULARITY        -- granularity (0=none, 1=8B, 2=16B, 3=32B, ...)
365 2 zero_gravi
  )
366
  port map (
367
    -- global control --
368 12 zero_gravi
    clk_i          => clk_i,          -- global clock, rising edge
369 38 zero_gravi
    rstn_i         => rstn_i,         -- global reset, low-active, async
370 12 zero_gravi
    ctrl_i         => ctrl,           -- main control bus
371
    -- cpu instruction fetch interface --
372
    fetch_pc_i     => fetch_pc,       -- PC for instruction fetch
373
    instr_o        => instr,          -- instruction
374
    i_wait_o       => bus_i_wait,     -- wait for fetch to complete
375
    --
376
    ma_instr_o     => ma_instr,       -- misaligned instruction address
377
    be_instr_o     => be_instr,       -- bus error on instruction access
378
    -- cpu data access interface --
379 39 zero_gravi
    addr_i         => alu_add,        -- ALU.add result -> access address
380 12 zero_gravi
    wdata_i        => rs2,            -- write data
381
    rdata_o        => rdata,          -- read data
382
    mar_o          => mar,            -- current memory address register
383
    d_wait_o       => bus_d_wait,     -- wait for access to complete
384
    --
385
    ma_load_o      => ma_load,        -- misaligned load data address
386
    ma_store_o     => ma_store,       -- misaligned store data address
387
    be_load_o      => be_load,        -- bus error on load data access
388
    be_store_o     => be_store,       -- bus error on store data access
389 15 zero_gravi
    -- physical memory protection --
390
    pmp_addr_i     => pmp_addr,       -- addresses
391
    pmp_ctrl_i     => pmp_ctrl,       -- configs
392 12 zero_gravi
    -- instruction bus --
393
    i_bus_addr_o   => i_bus_addr_o,   -- bus access address
394
    i_bus_rdata_i  => i_bus_rdata_i,  -- bus read data
395
    i_bus_wdata_o  => i_bus_wdata_o,  -- bus write data
396
    i_bus_ben_o    => i_bus_ben_o,    -- byte enable
397
    i_bus_we_o     => i_bus_we_o,     -- write enable
398
    i_bus_re_o     => i_bus_re_o,     -- read enable
399
    i_bus_cancel_o => i_bus_cancel_o, -- cancel current bus transaction
400
    i_bus_ack_i    => i_bus_ack_i,    -- bus transfer acknowledge
401
    i_bus_err_i    => i_bus_err_i,    -- bus transfer error
402
    i_bus_fence_o  => i_bus_fence_o,  -- fence operation
403 39 zero_gravi
    i_bus_lock_o   => i_bus_lock_o,   -- locked/exclusive access
404 12 zero_gravi
    -- data bus --
405
    d_bus_addr_o   => d_bus_addr_o,   -- bus access address
406
    d_bus_rdata_i  => d_bus_rdata_i,  -- bus read data
407
    d_bus_wdata_o  => d_bus_wdata_o,  -- bus write data
408
    d_bus_ben_o    => d_bus_ben_o,    -- byte enable
409
    d_bus_we_o     => d_bus_we_o,     -- write enable
410
    d_bus_re_o     => d_bus_re_o,     -- read enable
411
    d_bus_cancel_o => d_bus_cancel_o, -- cancel current bus transaction
412
    d_bus_ack_i    => d_bus_ack_i,    -- bus transfer acknowledge
413
    d_bus_err_i    => d_bus_err_i,    -- bus transfer error
414 39 zero_gravi
    d_bus_fence_o  => d_bus_fence_o,  -- fence operation
415
    d_bus_lock_o   => d_bus_lock_o    -- locked/exclusive access
416 2 zero_gravi
  );
417
 
418 35 zero_gravi
  -- current privilege level --
419 36 zero_gravi
  i_bus_priv_o <= ctrl(ctrl_priv_lvl_msb_c downto ctrl_priv_lvl_lsb_c);
420
  d_bus_priv_o <= ctrl(ctrl_priv_lvl_msb_c downto ctrl_priv_lvl_lsb_c);
421 2 zero_gravi
 
422 35 zero_gravi
 
423 2 zero_gravi
end neorv32_cpu_rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.