OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [sw/] [bootloader/] [bootloader.c] - Blame information for rev 33

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
// #################################################################################################
2
// # << NEORV32 - Bootloader >>                                                                    #
3
// # ********************************************************************************************* #
4 33 zero_gravi
// # In order to run the bootloader on any CPU configuration, the bootloader should be compiled    #
5
// # unsing the base ISA (rv32i/rv32e) only.                                                       #
6 2 zero_gravi
// # ********************************************************************************************* #
7
// # Boot from (internal) instruction memory, UART or SPI Flash.                                   #
8
// #                                                                                               #
9 33 zero_gravi
// # UART configuration: 8 data bits, no parity bit, 1 stop bit, 19200 baud                        #
10 2 zero_gravi
// # Boot Flash: 8-bit SPI, 24-bit addresses (like Micron N25Q032A) @ neorv32.spi_csn_o(0)         #
11 33 zero_gravi
// # neorv32.gpio_o(0) is used as high-active status LED (can be disabled via #STATUS_LED_EN).     #
12 2 zero_gravi
// #                                                                                               #
13 33 zero_gravi
// # Auto boot sequence (can be disabled via #AUTOBOOT_EN) after timeout (via #AUTOBOOT_TIMEOUT):  #
14 2 zero_gravi
// #  -> Try booting from SPI flash at spi_csn_o(0).                                               #
15 33 zero_gravi
// #  -> Permanently light up status led and stall CPU if SPI flash booting attempt fails.         #
16 2 zero_gravi
// # ********************************************************************************************* #
17
// # BSD 3-Clause License                                                                          #
18
// #                                                                                               #
19
// # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
20
// #                                                                                               #
21
// # Redistribution and use in source and binary forms, with or without modification, are          #
22
// # permitted provided that the following conditions are met:                                     #
23
// #                                                                                               #
24
// # 1. Redistributions of source code must retain the above copyright notice, this list of        #
25
// #    conditions and the following disclaimer.                                                   #
26
// #                                                                                               #
27
// # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
28
// #    conditions and the following disclaimer in the documentation and/or other materials        #
29
// #    provided with the distribution.                                                            #
30
// #                                                                                               #
31
// # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
32
// #    endorse or promote products derived from this software without specific prior written      #
33
// #    permission.                                                                                #
34
// #                                                                                               #
35
// # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
36
// # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
37
// # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
38
// # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
39
// # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
40
// # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
41
// # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
42
// # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
43
// # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
44
// # ********************************************************************************************* #
45
// # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
46
// #################################################################################################
47
 
48
 
49
/**********************************************************************//**
50
 * @file bootloader.c
51
 * @author Stephan Nolting
52 33 zero_gravi
 * @brief Default NEORV32 bootloader.
53 2 zero_gravi
 **************************************************************************/
54
 
55
// Libraries
56
#include <stdint.h>
57
#include <neorv32.h>
58
 
59
 
60
/**********************************************************************//**
61
 * @name User configuration
62
 **************************************************************************/
63
/**@{*/
64
/** UART BAUD rate */
65
#define BAUD_RATE              (19200)
66 33 zero_gravi
/** Enable auto-boot sequence if != 0 */
67
#define AUTOBOOT_EN            (1)
68 2 zero_gravi
/** Time until the auto-boot sequence starts (in seconds) */
69 9 zero_gravi
#define AUTOBOOT_TIMEOUT       8
70 22 zero_gravi
/** Set to 0 to disable bootloader status LED */
71
#define STATUS_LED_EN          (1)
72
/** Bootloader status LED at GPIO output port */
73 2 zero_gravi
#define STATUS_LED             (0)
74 33 zero_gravi
/** SPI flash boot image base address (warning! address might wrap-around!) */
75 11 zero_gravi
#define SPI_FLASH_BOOT_ADR     (0x00800000)
76 33 zero_gravi
/** SPI flash chip select line at spi_csn_o */
77 2 zero_gravi
#define SPI_FLASH_CS           (0)
78 33 zero_gravi
/** Default SPI flash clock prescaler */
79 2 zero_gravi
#define SPI_FLASH_CLK_PRSC     (CLK_PRSC_8)
80 33 zero_gravi
/** SPI flash sector size in bytes (default = 64kb) */
81 2 zero_gravi
#define SPI_FLASH_SECTOR_SIZE  (64*1024)
82
/**@}*/
83
 
84
 
85
/**********************************************************************//**
86
  Executable stream source select
87
 **************************************************************************/
88
enum EXE_STREAM_SOURCE {
89
  EXE_STREAM_UART  = 0, /**< Get executable via UART */
90
  EXE_STREAM_FLASH = 1  /**< Get executable via SPI flash */
91
};
92
 
93
 
94
/**********************************************************************//**
95
 * Error codes
96
 **************************************************************************/
97
enum ERROR_CODES {
98
  ERROR_SIGNATURE = 0, /**< 0: Wrong signature in executable */
99
  ERROR_SIZE      = 1, /**< 1: Insufficient instruction memory capacity */
100
  ERROR_CHECKSUM  = 2, /**< 2: Checksum error in executable */
101
  ERROR_FLASH     = 3, /**< 3: SPI flash access error */
102
  ERROR_ROM       = 4, /**< 4: Instruction memory is marked as read-only */
103
  ERROR_SYSTEM    = 5  /**< 5: System exception */
104
};
105
 
106
 
107
/**********************************************************************//**
108
 * SPI flash commands
109
 **************************************************************************/
110
enum SPI_FLASH_CMD {
111
  SPI_FLASH_CMD_PAGE_PROGRAM = 0x02, /**< Program page */
112
  SPI_FLASH_CMD_READ         = 0x03, /**< Read data */
113
  SPI_FLASH_CMD_READ_STATUS  = 0x05, /**< Get status register */
114
  SPI_FLASH_CMD_WRITE_ENABLE = 0x06, /**< Allow write access */
115
  SPI_FLASH_CMD_READ_ID      = 0x9E, /**< Read manufacturer ID */
116
  SPI_FLASH_CMD_SECTOR_ERASE = 0xD8  /**< Erase complete sector */
117
};
118
 
119
 
120
/**********************************************************************//**
121
 * NEORV32 executable
122
 **************************************************************************/
123
enum NEORV32_EXECUTABLE {
124
  EXE_OFFSET_SIGNATURE =  0, /**< Offset in bytes from start to signature (32-bit) */
125
  EXE_OFFSET_SIZE      =  4, /**< Offset in bytes from start to size (32-bit) */
126
  EXE_OFFSET_CHECKSUM  =  8, /**< Offset in bytes from start to checksum (32-bit) */
127
  EXE_OFFSET_DATA      = 12, /**< Offset in bytes from start to data (32-bit) */
128
};
129
 
130
 
131
/**********************************************************************//**
132
 * Valid executable identification signature.
133
 **************************************************************************/
134
#define EXE_SIGNATURE 0x4788CAFE
135
 
136
 
137
/**********************************************************************//**
138
 * String output helper macros.
139
 **************************************************************************/
140
/**@{*/
141
/* Actual define-to-string helper */
142
#define xstr(a) str(a)
143
/* Internal helper macro */
144
#define str(a) #a
145
/**@}*/
146
 
147
 
148 22 zero_gravi
/**********************************************************************//**
149
 * This global variable keeps the size of the available executable in bytes.
150
 * If =0 no executable is available (yet).
151
 **************************************************************************/
152
uint32_t exe_available = 0;
153
 
154
 
155 2 zero_gravi
// Function prototypes
156 22 zero_gravi
void __attribute__((__interrupt__)) bootloader_trap_handler(void);
157 2 zero_gravi
void print_help(void);
158
void start_app(void);
159
void get_exe(int src);
160
void save_exe(void);
161
uint32_t get_exe_word(int src, uint32_t addr);
162
void system_error(uint8_t err_code);
163
void print_hex_word(uint32_t num);
164
 
165
// SPI flash access
166
uint8_t spi_flash_read_byte(uint32_t addr);
167
void spi_flash_write_byte(uint32_t addr, uint8_t wdata);
168
void spi_flash_write_word(uint32_t addr, uint32_t wdata);
169
void spi_flash_erase_sector(uint32_t addr);
170
uint8_t spi_flash_read_status(void);
171
uint8_t spi_flash_read_1st_id(void);
172 4 zero_gravi
void spi_flash_write_enable(void);
173
void spi_flash_write_addr(uint32_t addr);
174 2 zero_gravi
 
175
 
176
/**********************************************************************//**
177
 * Bootloader main.
178
 **************************************************************************/
179
int main(void) {
180
 
181
  // ------------------------------------------------
182
  // Processor hardware initialization
183 22 zero_gravi
  // - all IO devices are reset and disabled by the crt0 code
184 2 zero_gravi
  // ------------------------------------------------
185
 
186
  // get clock speed (in Hz)
187 12 zero_gravi
  uint32_t clock_speed = SYSINFO_CLK;
188 2 zero_gravi
 
189
  // init SPI for 8-bit, clock-mode 0, MSB-first, no interrupt
190
  if (clock_speed < 40000000) {
191
    neorv32_spi_setup(SPI_FLASH_CLK_PRSC, 0, 0, 0, 0);
192
  }
193
  else {
194
    neorv32_spi_setup(CLK_PRSC_128, 0, 0, 0, 0);
195
  }
196
 
197
  // init UART (no interrupts)
198
  neorv32_uart_setup(BAUD_RATE, 0, 0);
199
 
200
  // Configure machine system timer interrupt for ~2Hz
201
  neorv32_mtime_set_timecmp(neorv32_mtime_get_time() + (clock_speed/4));
202
 
203 22 zero_gravi
  // confiure trap handler (bare-metal, no neorv32 rte available)
204
  neorv32_cpu_csr_write(CSR_MTVEC, (uint32_t)(&bootloader_trap_handler));
205
 
206 2 zero_gravi
  neorv32_cpu_csr_write(CSR_MIE, 1 << CPU_MIE_MTIE); // activate MTIME IRQ source
207
  neorv32_cpu_eint(); // enable global interrupts
208
 
209 22 zero_gravi
  if (STATUS_LED_EN == 1) {
210
    // activate status LED, clear all others
211
    neorv32_gpio_port_set(1 << STATUS_LED);
212
  }
213 2 zero_gravi
 
214 22 zero_gravi
  // global variable to executable size; 0 means there is no exe available
215
  exe_available = 0;
216 2 zero_gravi
 
217
 
218
  // ------------------------------------------------
219
  // Show bootloader intro and system info
220
  // ------------------------------------------------
221
  neorv32_uart_print("\n\n\n\n<< NEORV32 Bootloader >>\n\n"
222
                     "BLDV: "__DATE__"\nHWV:  ");
223 12 zero_gravi
  neorv32_rte_print_hw_version();
224 2 zero_gravi
  neorv32_uart_print("\nCLK:  ");
225 12 zero_gravi
  print_hex_word(SYSINFO_CLK);
226
  neorv32_uart_print(" Hz\nUSER: ");
227
  print_hex_word(SYSINFO_USER_CODE);
228 6 zero_gravi
  neorv32_uart_print("\nMISA: ");
229 2 zero_gravi
  print_hex_word(neorv32_cpu_csr_read(CSR_MISA));
230 27 zero_gravi
  neorv32_uart_print("\nPROC: ");
231 12 zero_gravi
  print_hex_word(SYSINFO_FEATURES);
232 2 zero_gravi
  neorv32_uart_print("\nIMEM: ");
233 23 zero_gravi
  print_hex_word(SYSINFO_IMEM_SIZE);
234 2 zero_gravi
  neorv32_uart_print(" bytes @ ");
235 12 zero_gravi
  print_hex_word(SYSINFO_ISPACE_BASE);
236 2 zero_gravi
  neorv32_uart_print("\nDMEM: ");
237 23 zero_gravi
  print_hex_word(SYSINFO_DMEM_SIZE);
238 2 zero_gravi
  neorv32_uart_print(" bytes @ ");
239 12 zero_gravi
  print_hex_word(SYSINFO_DSPACE_BASE);
240 2 zero_gravi
 
241
 
242
  // ------------------------------------------------
243
  // Auto boot sequence
244
  // ------------------------------------------------
245 24 zero_gravi
#if (AUTOBOOT_EN != 0)
246 2 zero_gravi
  neorv32_uart_print("\n\nAutoboot in "xstr(AUTOBOOT_TIMEOUT)"s. Press key to abort.\n");
247
 
248 13 zero_gravi
  uint64_t timeout_time = neorv32_mtime_get_time() + (uint64_t)(AUTOBOOT_TIMEOUT * clock_speed);
249
 
250 22 zero_gravi
  while ((UART_DATA & (1 << UART_DATA_AVAIL)) == 0) { // wait for any key to be pressed
251 2 zero_gravi
 
252
    if (neorv32_mtime_get_time() >= timeout_time) { // timeout? start auto boot sequence
253
      get_exe(EXE_STREAM_FLASH); // try loading from spi flash
254
      neorv32_uart_print("\n");
255
      start_app();
256
    }
257
  }
258
  neorv32_uart_print("Aborted.\n\n");
259 24 zero_gravi
#else
260
  neorv32_uart_print("\n\n");
261
#endif
262
 
263 2 zero_gravi
  print_help();
264
 
265
 
266
  // ------------------------------------------------
267
  // Bootloader console
268
  // ------------------------------------------------
269
  while (1) {
270
 
271
    neorv32_uart_print("\nCMD:> ");
272
    char c = neorv32_uart_getc();
273
    neorv32_uart_putc(c); // echo
274
    neorv32_uart_print("\n");
275
 
276
    if (c == 'r') { // restart bootloader
277 12 zero_gravi
      neorv32_cpu_dint(); // disable global interrupts
278 22 zero_gravi
      asm volatile ("li t0, %[input_i]; jr t0" :  : [input_i] "i" (BOOTLOADER_BASE_ADDRESS)); // jump to beginning of boot ROM
279 12 zero_gravi
      while(1); // just for the compiler
280 2 zero_gravi
    }
281
    else if (c == 'h') { // help menu
282
      print_help();
283
    }
284
    else if (c == 'u') { // get executable via UART
285
      get_exe(EXE_STREAM_UART);
286
    }
287 24 zero_gravi
    else if (c == 's') { // program flash from memory (IMEM)
288 2 zero_gravi
      save_exe();
289
    }
290
    else if (c == 'l') { // get executable from flash
291
      get_exe(EXE_STREAM_FLASH);
292
    }
293
    else if (c == 'e') { // start application program
294
      start_app();
295
    }
296 22 zero_gravi
    else if (c == '?') {
297 2 zero_gravi
      neorv32_uart_print("by Stephan Nolting");
298
    }
299
    else { // unknown command
300
      neorv32_uart_print("Invalid CMD");
301
    }
302
  }
303
 
304 12 zero_gravi
  return 0; // bootloader should never return
305 2 zero_gravi
}
306
 
307
 
308
/**********************************************************************//**
309
 * Print help menu.
310
 **************************************************************************/
311
void print_help(void) {
312
 
313
  neorv32_uart_print("Available CMDs:\n"
314
                     " h: Help\n"
315
                     " r: Restart\n"
316
                     " u: Upload\n"
317
                     " s: Store to flash\n"
318
                     " l: Load from flash\n"
319
                     " e: Execute");
320
}
321
 
322
 
323
/**********************************************************************//**
324
 * Start application program at the beginning of instruction space.
325
 **************************************************************************/
326
void start_app(void) {
327
 
328 4 zero_gravi
  // executable available?
329 22 zero_gravi
  if (exe_available == 0) {
330 4 zero_gravi
    neorv32_uart_print("No executable available.");
331
    return;
332
  }
333
 
334 23 zero_gravi
  // no need to shut down or reset the used peripherals
335
  // no need to disable interrupt sources
336 2 zero_gravi
  // -> this will be done by application's crt0
337
 
338 23 zero_gravi
  // deactivate global IRQs
339 2 zero_gravi
  neorv32_cpu_dint();
340
 
341
  neorv32_uart_print("Booting...\n\n");
342
 
343
  // wait for UART to finish transmitting
344
  while ((UART_CT & (1<<UART_CT_TX_BUSY)) != 0);
345
 
346 12 zero_gravi
  // reset performance counters (to benchmark actual application)
347 23 zero_gravi
  asm volatile ("csrw mcycle,    zero"); // also clears 'cycle'
348
  asm volatile ("csrw mcycleh,   zero"); // also clears 'cycleh'
349
  asm volatile ("csrw minstret,  zero"); // also clears 'instret'
350
  asm volatile ("csrw minstreth, zero"); // also clears 'instreth'
351 12 zero_gravi
 
352 2 zero_gravi
  // start app at instruction space base address
353 14 zero_gravi
  register uint32_t app_base = SYSINFO_ISPACE_BASE;
354
  asm volatile ("jalr zero, %0" : : "r" (app_base));
355
  while (1);
356 2 zero_gravi
}
357
 
358
 
359
/**********************************************************************//**
360 23 zero_gravi
 * Bootloader trap handler. Used for the MTIME tick and to capture any other traps.
361 2 zero_gravi
 * @warning Since we have no runtime environment, we have to use the interrupt attribute here. Here, and only here!
362
 **************************************************************************/
363 22 zero_gravi
void __attribute__((__interrupt__)) bootloader_trap_handler(void) {
364 2 zero_gravi
 
365
  // make sure this was caused by MTIME IRQ
366
  uint32_t cause = neorv32_cpu_csr_read(CSR_MCAUSE);
367 23 zero_gravi
  if (cause == TRAP_CODE_MTI) { // raw exception code for MTI
368 22 zero_gravi
    if (STATUS_LED_EN == 1) {
369
      // toggle status LED
370
      neorv32_gpio_pin_toggle(STATUS_LED);
371
    }
372 2 zero_gravi
    // set time for next IRQ
373 12 zero_gravi
    neorv32_mtime_set_timecmp(neorv32_mtime_get_time() + (SYSINFO_CLK/4));
374 2 zero_gravi
  }
375 23 zero_gravi
 
376
  else if (cause == TRAP_CODE_S_ACCESS) { // seems like executable is too large
377
    system_error(ERROR_SIZE);
378
  }
379
 
380
  else {
381
    neorv32_uart_print("\n\nEXCEPTION (");
382
    print_hex_word(cause);
383
    neorv32_uart_print(") @ 0x");
384
    print_hex_word(neorv32_cpu_csr_read(CSR_MEPC));
385
    system_error(ERROR_SYSTEM);
386
  }
387 2 zero_gravi
}
388
 
389
 
390
/**********************************************************************//**
391
 * Get executable stream.
392
 *
393
 * @param src Source of executable stream data. See #EXE_STREAM_SOURCE.
394
 **************************************************************************/
395
void get_exe(int src) {
396
 
397 22 zero_gravi
  // is instruction memory (IMEM) read-only?
398 12 zero_gravi
  if (SYSINFO_FEATURES & (1 << SYSINFO_FEATURES_MEM_INT_IMEM_ROM)) {
399 2 zero_gravi
    system_error(ERROR_ROM);
400
  }
401
 
402
  // flash image base address
403
  uint32_t addr = SPI_FLASH_BOOT_ADR;
404
 
405
  // get image from flash?
406
  if (src == EXE_STREAM_UART) {
407
    neorv32_uart_print("Awaiting neorv32_exe.bin... ");
408
  }
409
  else {
410
    neorv32_uart_print("Loading... ");
411
 
412
    // check if flash ready (or available at all)
413
    if (spi_flash_read_1st_id() == 0x00) { // manufacturer ID
414
      system_error(ERROR_FLASH);
415
    }
416
  }
417
 
418
  // check if valid image
419
  uint32_t signature = get_exe_word(src, addr + EXE_OFFSET_SIGNATURE);
420
  if (signature != EXE_SIGNATURE) { // signature
421
    system_error(ERROR_SIGNATURE);
422
  }
423
 
424
  // image size and checksum
425
  uint32_t size  = get_exe_word(src, addr + EXE_OFFSET_SIZE); // size in bytes
426
  uint32_t check = get_exe_word(src, addr + EXE_OFFSET_CHECKSUM); // complement sum checksum
427
 
428
  // transfer program data
429 12 zero_gravi
  uint32_t *pnt = (uint32_t*)SYSINFO_ISPACE_BASE;
430 2 zero_gravi
  uint32_t checksum = 0;
431
  uint32_t d = 0, i = 0;
432
  addr = addr + EXE_OFFSET_DATA;
433
  while (i < (size/4)) { // in words
434
    d = get_exe_word(src, addr);
435
    checksum += d;
436
    pnt[i++] = d;
437
    addr += 4;
438
  }
439
 
440
  // error during transfer?
441
  if ((checksum + check) != 0) {
442
    system_error(ERROR_CHECKSUM);
443
  }
444
  else {
445
    neorv32_uart_print("OK");
446 22 zero_gravi
    exe_available = size; // store exe size
447 2 zero_gravi
  }
448
}
449
 
450
 
451
/**********************************************************************//**
452
 * Store content of instruction memory to SPI flash.
453
 **************************************************************************/
454
void save_exe(void) {
455
 
456
  // size of last uploaded executable
457 22 zero_gravi
  uint32_t size = exe_available;
458 2 zero_gravi
 
459
  if (size == 0) {
460
    neorv32_uart_print("No executable available.");
461
    return;
462
  }
463
 
464
  uint32_t addr = SPI_FLASH_BOOT_ADR;
465
 
466
  // info and prompt
467
  neorv32_uart_print("Write 0x");
468
  print_hex_word(size);
469
  neorv32_uart_print(" bytes to SPI flash @ 0x");
470
  print_hex_word(addr);
471
  neorv32_uart_print("? (y/n) ");
472
 
473
  char c = neorv32_uart_getc();
474
  neorv32_uart_putc(c);
475
  if (c != 'y') {
476
    return;
477
  }
478
 
479
  // check if flash ready (or available at all)
480
  if (spi_flash_read_1st_id() == 0x00) { // manufacturer ID
481
    system_error(ERROR_FLASH);
482
  }
483
 
484
  neorv32_uart_print("\nFlashing... ");
485
 
486
  // clear memory before writing
487
  uint32_t num_sectors = (size / SPI_FLASH_SECTOR_SIZE) + 1; // clear at least 1 sector
488
  uint32_t sector = SPI_FLASH_BOOT_ADR;
489
  while (num_sectors--) {
490
    spi_flash_erase_sector(sector);
491
    sector += SPI_FLASH_SECTOR_SIZE;
492
  }
493
 
494
  // write EXE signature
495
  spi_flash_write_word(addr + EXE_OFFSET_SIGNATURE, EXE_SIGNATURE);
496
 
497
  // write size
498
  spi_flash_write_word(addr + EXE_OFFSET_SIZE, size);
499
 
500
  // store data from instruction memory and update checksum
501
  uint32_t checksum = 0;
502 12 zero_gravi
  uint32_t *pnt = (uint32_t*)SYSINFO_ISPACE_BASE;
503 2 zero_gravi
  addr = addr + EXE_OFFSET_DATA;
504
  uint32_t i = 0;
505
  while (i < (size/4)) { // in words
506
    uint32_t d = (uint32_t)*pnt++;
507
    checksum += d;
508
    spi_flash_write_word(addr, d);
509
    addr += 4;
510
    i++;
511
  }
512
 
513
  // write checksum (sum complement)
514
  checksum = (~checksum) + 1;
515
  spi_flash_write_word(SPI_FLASH_BOOT_ADR + EXE_OFFSET_CHECKSUM, checksum);
516
 
517
  neorv32_uart_print("OK");
518
}
519
 
520
 
521
/**********************************************************************//**
522
 * Get word from executable stream
523
 *
524
 * @param src Source of executable stream data. See #EXE_STREAM_SOURCE.
525
 * @param addr Address when accessing SPI flash.
526
 * @return 32-bit data word from stream.
527
 **************************************************************************/
528
uint32_t get_exe_word(int src, uint32_t addr) {
529
 
530
  union {
531
    uint32_t uint32;
532
    uint8_t  uint8[sizeof(uint32_t)];
533
  } data;
534
 
535
  uint32_t i;
536
  for (i=0; i<4; i++) {
537
    if (src == EXE_STREAM_UART) {
538
      data.uint8[3-i] = (uint8_t)neorv32_uart_getc();
539
    }
540
    else {
541
      data.uint8[3-i] = spi_flash_read_byte(addr + i);
542
    }
543
  }
544
 
545
  return data.uint32;
546
}
547
 
548
 
549
/**********************************************************************//**
550
 * Output system error ID and stall.
551
 *
552
 * @param[in] err_code Error code. See #ERROR_CODES.
553
 **************************************************************************/
554
void system_error(uint8_t err_code) {
555
 
556 23 zero_gravi
  neorv32_uart_print("\a\nERROR_"); // output error code with annoying bell sound
557 22 zero_gravi
  neorv32_uart_putc('0' + ((char)err_code)); // FIXME err_code should/must be below 10
558 2 zero_gravi
 
559
  neorv32_cpu_dint(); // deactivate IRQs
560 22 zero_gravi
  if (STATUS_LED_EN == 1) {
561
    neorv32_gpio_port_set(1 << STATUS_LED); // permanently light up status LED
562
  }
563 2 zero_gravi
 
564 13 zero_gravi
  asm volatile ("wfi"); // power-down
565 2 zero_gravi
  while(1); // freeze
566
}
567
 
568
 
569
/**********************************************************************//**
570
 * Print 32-bit number as 8-digit hexadecimal value (with "0x" suffix).
571
 *
572
 * @param[in] num Number to print as hexadecimal.
573
 **************************************************************************/
574
void print_hex_word(uint32_t num) {
575
 
576
  static const char hex_symbols[16] = "0123456789ABCDEF";
577
 
578
  neorv32_uart_print("0x");
579
 
580
  int i;
581
  for (i=0; i<8; i++) {
582
    uint32_t index = (num >> (28 - 4*i)) & 0xF;
583
    neorv32_uart_putc(hex_symbols[index]);
584
  }
585
}
586
 
587
 
588
 
589
// -------------------------------------------------------------------------------------
590
// SPI flash functions
591
// -------------------------------------------------------------------------------------
592
 
593
/**********************************************************************//**
594
 * Read byte from SPI flash.
595
 *
596
 * @param[in] addr Flash read address.
597
 * @return Read byte from SPI flash.
598
 **************************************************************************/
599
uint8_t spi_flash_read_byte(uint32_t addr) {
600
 
601
  neorv32_spi_cs_en(SPI_FLASH_CS);
602
 
603
  neorv32_spi_trans(SPI_FLASH_CMD_READ);
604 4 zero_gravi
  spi_flash_write_addr(addr);
605 2 zero_gravi
  uint8_t rdata = (uint8_t)neorv32_spi_trans(0);
606
 
607
  neorv32_spi_cs_dis(SPI_FLASH_CS);
608
 
609
  return rdata;
610
}
611
 
612
 
613
/**********************************************************************//**
614
 * Write byte to SPI flash.
615
 *
616
 * @param[in] addr SPI flash read address.
617
 * @param[in] wdata SPI flash read data.
618
 **************************************************************************/
619
void spi_flash_write_byte(uint32_t addr, uint8_t wdata) {
620
 
621 4 zero_gravi
  spi_flash_write_enable(); // allow write-access
622 2 zero_gravi
 
623
  neorv32_spi_cs_en(SPI_FLASH_CS);
624
 
625
  neorv32_spi_trans(SPI_FLASH_CMD_PAGE_PROGRAM);
626 4 zero_gravi
  spi_flash_write_addr(addr);
627 2 zero_gravi
  neorv32_spi_trans(wdata);
628
 
629
  neorv32_spi_cs_dis(SPI_FLASH_CS);
630
 
631
  while (1) {
632
    uint8_t tmp = spi_flash_read_status();
633
    if ((tmp & 0x01) == 0) { // write in progress flag cleared?
634
      break;
635
    }
636
  }
637
}
638
 
639
 
640
/**********************************************************************//**
641
 * Write word to SPI flash.
642
 *
643
 * @param addr SPI flash write address.
644
 * @param wdata SPI flash write data.
645
 **************************************************************************/
646
void spi_flash_write_word(uint32_t addr, uint32_t wdata) {
647
 
648
  union {
649
    uint32_t uint32;
650
    uint8_t  uint8[sizeof(uint32_t)];
651
  } data;
652
 
653
  data.uint32 = wdata;
654
 
655
  uint32_t i;
656
  for (i=0; i<4; i++) {
657
    spi_flash_write_byte(addr + i, data.uint8[3-i]);
658
  }
659
}
660
 
661
 
662
/**********************************************************************//**
663
 * Erase sector (64kB) at base adress.
664
 *
665
 * @param[in] addr Base address of sector to erase.
666
 **************************************************************************/
667
void spi_flash_erase_sector(uint32_t addr) {
668
 
669 4 zero_gravi
  spi_flash_write_enable(); // allow write-access
670 2 zero_gravi
 
671
  neorv32_spi_cs_en(SPI_FLASH_CS);
672
 
673
  neorv32_spi_trans(SPI_FLASH_CMD_SECTOR_ERASE);
674 4 zero_gravi
  spi_flash_write_addr(addr);
675 2 zero_gravi
 
676
  neorv32_spi_cs_dis(SPI_FLASH_CS);
677
 
678
  while (1) {
679
    uint8_t tmp = spi_flash_read_status();
680
    if ((tmp & 0x01) == 0) { // write in progress flag cleared?
681
      break;
682
    }
683
  }
684
}
685
 
686
 
687
/**********************************************************************//**
688
 * Read status register.
689
 *
690
 * @return Status register.
691
 **************************************************************************/
692
uint8_t spi_flash_read_status(void) {
693
 
694
  neorv32_spi_cs_en(SPI_FLASH_CS);
695
 
696
  neorv32_spi_trans(SPI_FLASH_CMD_READ_STATUS);
697
  uint8_t status = (uint8_t)neorv32_spi_trans(0);
698
 
699
  neorv32_spi_cs_dis(SPI_FLASH_CS);
700
 
701
  return status;
702
}
703
 
704
 
705
/**********************************************************************//**
706
 * Read first byte of ID (manufacturer ID), should be != 0x00.
707
 *
708
 * @note The first bit of the manufacturer ID is used to detect if a Flash is connected at all.
709
 *
710
 * @return First byte of ID.
711
 **************************************************************************/
712
uint8_t spi_flash_read_1st_id(void) {
713
 
714
  neorv32_spi_cs_en(SPI_FLASH_CS);
715
 
716
  neorv32_spi_trans(SPI_FLASH_CMD_READ_ID);
717
  uint8_t id = (uint8_t)neorv32_spi_trans(0);
718
 
719
  neorv32_spi_cs_dis(SPI_FLASH_CS);
720
 
721
  return id;
722
}
723
 
724
 
725
/**********************************************************************//**
726 4 zero_gravi
 * Enable flash write access.
727 2 zero_gravi
 **************************************************************************/
728 4 zero_gravi
void spi_flash_write_enable(void) {
729 2 zero_gravi
 
730
  neorv32_spi_cs_en(SPI_FLASH_CS);
731 4 zero_gravi
  neorv32_spi_trans(SPI_FLASH_CMD_WRITE_ENABLE);
732
  neorv32_spi_cs_dis(SPI_FLASH_CS);
733
}
734 2 zero_gravi
 
735
 
736 4 zero_gravi
/**********************************************************************//**
737
 * Send address word to flash.
738
 *
739
 * @param[in] addr Address word.
740
 **************************************************************************/
741
void spi_flash_write_addr(uint32_t addr) {
742
 
743
  union {
744
    uint32_t uint32;
745
    uint8_t  uint8[sizeof(uint32_t)];
746
  } address;
747
 
748
  address.uint32 = addr;
749
 
750
  neorv32_spi_trans(address.uint8[2]);
751
  neorv32_spi_trans(address.uint8[1]);
752
  neorv32_spi_trans(address.uint8[0]);
753 2 zero_gravi
}
754
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.