OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [sw/] [bootloader/] [bootloader.c] - Blame information for rev 6

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
// #################################################################################################
2
// # << NEORV32 - Bootloader >>                                                                    #
3
// # ********************************************************************************************* #
4
// # THE BOOTLOADER SHOULD BE COMPILED USING THE BASE ISA ONLY (rv32i or rv32e)!                   #
5
// # ********************************************************************************************* #
6
// # Boot from (internal) instruction memory, UART or SPI Flash.                                   #
7
// #                                                                                               #
8
// # UART configuration: 8N1 at 19200 baud                                                         #
9
// # Boot Flash: 8-bit SPI, 24-bit addresses (like Micron N25Q032A) @ neorv32.spi_csn_o(0)         #
10
// # neorv32.gpio_o(0) is used as high-active status LED.                                          #
11
// #                                                                                               #
12
// # Auto boot sequence after timeout:                                                             #
13
// #  -> Try booting from SPI flash at spi_csn_o(0).                                               #
14
// #  -> Permanently light up status led and freeze if SPI flash booting attempt fails.            #
15
// # ********************************************************************************************* #
16
// # BSD 3-Clause License                                                                          #
17
// #                                                                                               #
18
// # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
19
// #                                                                                               #
20
// # Redistribution and use in source and binary forms, with or without modification, are          #
21
// # permitted provided that the following conditions are met:                                     #
22
// #                                                                                               #
23
// # 1. Redistributions of source code must retain the above copyright notice, this list of        #
24
// #    conditions and the following disclaimer.                                                   #
25
// #                                                                                               #
26
// # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
27
// #    conditions and the following disclaimer in the documentation and/or other materials        #
28
// #    provided with the distribution.                                                            #
29
// #                                                                                               #
30
// # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
31
// #    endorse or promote products derived from this software without specific prior written      #
32
// #    permission.                                                                                #
33
// #                                                                                               #
34
// # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
35
// # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
36
// # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
37
// # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
38
// # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
39
// # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
40
// # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
41
// # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
42
// # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
43
// # ********************************************************************************************* #
44
// # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
45
// #################################################################################################
46
 
47
 
48
/**********************************************************************//**
49
 * @file bootloader.c
50
 * @author Stephan Nolting
51
 * @brief Default NEORV32 bootloader. Compile only for rv32i or rv32e (better).
52
 **************************************************************************/
53
 
54
// Libraries
55
#include <stdint.h>
56
#include <neorv32.h>
57
 
58
 
59
/**********************************************************************//**
60
 * @name User configuration
61
 **************************************************************************/
62
/**@{*/
63
/** UART BAUD rate */
64
#define BAUD_RATE              (19200)
65
/** Time until the auto-boot sequence starts (in seconds) */
66
#define AUTOBOOT_TIMEOUT       (8)
67
/** Bootloader status LED at GPIO output port (0..15) */
68
#define STATUS_LED             (0)
69
/** SPI flash boot image base address */
70
#define SPI_FLASH_BOOT_ADR     (0x00040000)
71
/** SPI flash chip select at spi_csn_o */
72
#define SPI_FLASH_CS           (0)
73
/** Default SPI flash clock prescaler for serial peripheral interface */
74
#define SPI_FLASH_CLK_PRSC     (CLK_PRSC_8)
75
/** SPI flash sector size in bytes */
76
#define SPI_FLASH_SECTOR_SIZE  (64*1024)
77
/**@}*/
78
 
79
 
80
/**********************************************************************//**
81
  Executable stream source select
82
 **************************************************************************/
83
enum EXE_STREAM_SOURCE {
84
  EXE_STREAM_UART  = 0, /**< Get executable via UART */
85
  EXE_STREAM_FLASH = 1  /**< Get executable via SPI flash */
86
};
87
 
88
 
89
/**********************************************************************//**
90
 * Error codes
91
 **************************************************************************/
92
enum ERROR_CODES {
93
  ERROR_SIGNATURE = 0, /**< 0: Wrong signature in executable */
94
  ERROR_SIZE      = 1, /**< 1: Insufficient instruction memory capacity */
95
  ERROR_CHECKSUM  = 2, /**< 2: Checksum error in executable */
96
  ERROR_FLASH     = 3, /**< 3: SPI flash access error */
97
  ERROR_ROM       = 4, /**< 4: Instruction memory is marked as read-only */
98
  ERROR_SYSTEM    = 5  /**< 5: System exception */
99
};
100
 
101
 
102
/**********************************************************************//**
103
 * SPI flash commands
104
 **************************************************************************/
105
enum SPI_FLASH_CMD {
106
  SPI_FLASH_CMD_PAGE_PROGRAM = 0x02, /**< Program page */
107
  SPI_FLASH_CMD_READ         = 0x03, /**< Read data */
108
  SPI_FLASH_CMD_READ_STATUS  = 0x05, /**< Get status register */
109
  SPI_FLASH_CMD_WRITE_ENABLE = 0x06, /**< Allow write access */
110
  SPI_FLASH_CMD_READ_ID      = 0x9E, /**< Read manufacturer ID */
111
  SPI_FLASH_CMD_SECTOR_ERASE = 0xD8  /**< Erase complete sector */
112
};
113
 
114
 
115
/**********************************************************************//**
116
 * NEORV32 executable
117
 **************************************************************************/
118
enum NEORV32_EXECUTABLE {
119
  EXE_OFFSET_SIGNATURE =  0, /**< Offset in bytes from start to signature (32-bit) */
120
  EXE_OFFSET_SIZE      =  4, /**< Offset in bytes from start to size (32-bit) */
121
  EXE_OFFSET_CHECKSUM  =  8, /**< Offset in bytes from start to checksum (32-bit) */
122
  EXE_OFFSET_DATA      = 12, /**< Offset in bytes from start to data (32-bit) */
123
};
124
 
125
 
126
/**********************************************************************//**
127
 * Valid executable identification signature.
128
 **************************************************************************/
129
#define EXE_SIGNATURE 0x4788CAFE
130
 
131
 
132
/**********************************************************************//**
133
 * String output helper macros.
134
 **************************************************************************/
135
/**@{*/
136
/* Actual define-to-string helper */
137
#define xstr(a) str(a)
138
/* Internal helper macro */
139
#define str(a) #a
140
/**@}*/
141
 
142
 
143
// Function prototypes
144
void __attribute__((__interrupt__)) mtime_irq_handler(void);
145
void print_help(void);
146
void start_app(void);
147
void get_exe(int src);
148
void save_exe(void);
149
uint32_t get_exe_word(int src, uint32_t addr);
150
void system_error(uint8_t err_code);
151
void print_hex_word(uint32_t num);
152
void print_proc_version(void);
153
 
154
// SPI flash access
155
uint8_t spi_flash_read_byte(uint32_t addr);
156
void spi_flash_write_byte(uint32_t addr, uint8_t wdata);
157
void spi_flash_write_word(uint32_t addr, uint32_t wdata);
158
void spi_flash_erase_sector(uint32_t addr);
159
uint8_t spi_flash_read_status(void);
160
uint8_t spi_flash_read_1st_id(void);
161 4 zero_gravi
void spi_flash_write_enable(void);
162
void spi_flash_write_addr(uint32_t addr);
163 2 zero_gravi
 
164
 
165
/**********************************************************************//**
166
 * Bootloader main.
167
 **************************************************************************/
168
int main(void) {
169
 
170
  // ------------------------------------------------
171
  // Processor hardware initialization
172
  // ------------------------------------------------
173
 
174
  // deactivate unused IO devices
175
  neorv32_clic_disable();
176
  neorv32_pwm_disable();
177
  neorv32_spi_disable();
178
  neorv32_trng_disable();
179
  neorv32_twi_disable();
180
  neorv32_wdt_disable();
181
 
182
  // get clock speed (in Hz)
183
  uint32_t clock_speed = neorv32_cpu_csr_read(CSR_MCLOCK);
184
 
185
  // init SPI for 8-bit, clock-mode 0, MSB-first, no interrupt
186
  if (clock_speed < 40000000) {
187
    neorv32_spi_setup(SPI_FLASH_CLK_PRSC, 0, 0, 0, 0);
188
  }
189
  else {
190
    neorv32_spi_setup(CLK_PRSC_128, 0, 0, 0, 0);
191
  }
192
 
193
  // init UART (no interrupts)
194
  neorv32_uart_setup(BAUD_RATE, 0, 0);
195
 
196
  // Configure machine system timer interrupt for ~2Hz
197
  neorv32_mtime_set_timecmp(neorv32_mtime_get_time() + (clock_speed/4));
198
 
199
  // confiure interrupt vector (bare-metal, no neorv32 rte)
200
  neorv32_cpu_csr_write(CSR_MTVEC, (uint32_t)(&mtime_irq_handler));
201
  neorv32_cpu_csr_write(CSR_MIE, 1 << CPU_MIE_MTIE); // activate MTIME IRQ source
202
 
203
  neorv32_cpu_eint(); // enable global interrupts
204
 
205
  // init GPIO
206
  neorv32_gpio_port_set(1 << STATUS_LED); // activate status LED, clear all others
207
 
208
  // abuse mscratch CSR as global variable to store the size of the last uploaded executable
209
  // this CSR must not be used by the bootloader's crt0.S!
210
  neorv32_cpu_csr_write(CSR_MSCRATCH, 0);
211
 
212
 
213
  // ------------------------------------------------
214
  // Show bootloader intro and system info
215
  // ------------------------------------------------
216
  neorv32_uart_print("\n\n\n\n<< NEORV32 Bootloader >>\n\n"
217
                     "BLDV: "__DATE__"\nHWV:  ");
218
  print_proc_version();
219
  neorv32_uart_print("\nCLK:  ");
220
  print_hex_word(neorv32_cpu_csr_read(CSR_MCLOCK));
221 6 zero_gravi
  neorv32_uart_print(" Hz\nMHID: ");
222
  print_hex_word(neorv32_cpu_csr_read(CSR_MHARTID));
223
  neorv32_uart_print("\nMISA: ");
224 2 zero_gravi
  print_hex_word(neorv32_cpu_csr_read(CSR_MISA));
225
  neorv32_uart_print("\nCONF: ");
226
  print_hex_word(neorv32_cpu_csr_read(CSR_MFEATURES));
227
  neorv32_uart_print("\nIMEM: ");
228
  print_hex_word(neorv32_cpu_csr_read(CSR_MISPACESIZE));
229
  neorv32_uart_print(" bytes @ ");
230
  print_hex_word(neorv32_cpu_csr_read(CSR_MISPACEBASE));
231
  neorv32_uart_print("\nDMEM: ");
232
  print_hex_word(neorv32_cpu_csr_read(CSR_MDSPACESIZE));
233
  neorv32_uart_print(" bytes @ ");
234
  print_hex_word(neorv32_cpu_csr_read(CSR_MDSPACEBASE));
235
 
236
 
237
  // ------------------------------------------------
238
  // Auto boot sequence
239
  // ------------------------------------------------
240
  neorv32_uart_print("\n\nAutoboot in "xstr(AUTOBOOT_TIMEOUT)"s. Press key to abort.\n");
241
 
242
  uint64_t timeout_time = (uint64_t)(AUTOBOOT_TIMEOUT * clock_speed);
243
  while ((UART_DATA & (1 << UART_DATA_AVAIL)) == 0) { // wait for any key to be pressed or timeout
244
 
245
    if (neorv32_mtime_get_time() >= timeout_time) { // timeout? start auto boot sequence
246
      get_exe(EXE_STREAM_FLASH); // try loading from spi flash
247
      neorv32_uart_print("\n");
248
      start_app();
249
    }
250
  }
251
  neorv32_uart_print("Aborted.\n\n");
252
  print_help();
253
 
254
 
255
  // ------------------------------------------------
256
  // Bootloader console
257
  // ------------------------------------------------
258
  while (1) {
259
 
260
    neorv32_uart_print("\nCMD:> ");
261
    char c = neorv32_uart_getc();
262
    neorv32_uart_putc(c); // echo
263
    neorv32_uart_print("\n");
264
 
265
    if (c == 'r') { // restart bootloader
266
      break;
267
    }
268
    else if (c == 'h') { // help menu
269
      print_help();
270
    }
271
    else if (c == 'u') { // get executable via UART
272
      get_exe(EXE_STREAM_UART);
273
    }
274
    else if (c == 's') { // program EEPROM from RAM
275
      save_exe();
276
    }
277
    else if (c == 'l') { // get executable from flash
278
      get_exe(EXE_STREAM_FLASH);
279
    }
280
    else if (c == 'e') { // start application program
281
      start_app();
282
    }
283
    else if (c == '?') { // credits
284
      neorv32_uart_print("by Stephan Nolting");
285
    }
286
    else { // unknown command
287
      neorv32_uart_print("Invalid CMD");
288
    }
289
  }
290
 
291
  return 0; // bootloader will restart when returning
292
}
293
 
294
 
295
/**********************************************************************//**
296
 * Print help menu.
297
 **************************************************************************/
298
void print_help(void) {
299
 
300
  neorv32_uart_print("Available CMDs:\n"
301
                     " h: Help\n"
302
                     " r: Restart\n"
303
                     " u: Upload\n"
304
                     " s: Store to flash\n"
305
                     " l: Load from flash\n"
306
                     " e: Execute");
307
}
308
 
309
 
310
/**********************************************************************//**
311
 * Start application program at the beginning of instruction space.
312
 **************************************************************************/
313
void start_app(void) {
314
 
315 4 zero_gravi
  // executable available?
316
  if (neorv32_cpu_csr_read(CSR_MSCRATCH) == 0) {
317
    neorv32_uart_print("No executable available.");
318
    return;
319
  }
320
 
321 2 zero_gravi
  // no need to shutdown or reset the used peripherals
322
  // -> this will be done by application's crt0
323
 
324
  // deactivate IRQs and IRQ sources
325
  neorv32_cpu_dint();
326
  neorv32_cpu_csr_write(CSR_MIE, 0);
327
 
328
  neorv32_uart_print("Booting...\n\n");
329
 
330
  // wait for UART to finish transmitting
331
  while ((UART_CT & (1<<UART_CT_TX_BUSY)) != 0);
332
 
333
  // start app at instruction space base address
334
  while (1) {
335
    register uint32_t app_base = neorv32_cpu_csr_read(CSR_MISPACEBASE);
336
    asm volatile ("jalr zero, %0" : : "r" (app_base));
337
  }
338
}
339
 
340
 
341
/**********************************************************************//**
342
 * Machine system timer (MTIME) interrupt handler.
343
 * @warning Since we have no runtime environment, we have to use the interrupt attribute here. Here, and only here!
344
 **************************************************************************/
345
void __attribute__((__interrupt__)) mtime_irq_handler(void) {
346
 
347
  // make sure this was caused by MTIME IRQ
348
  uint32_t cause = neorv32_cpu_csr_read(CSR_MCAUSE);
349
  if (cause != 0x80000007) { // raw exception code for MTI
350
    neorv32_uart_print("\n\nEXCEPTION: ");
351
    print_hex_word(cause);
352
    neorv32_uart_print(" @ 0x");
353
    print_hex_word(neorv32_cpu_csr_read(CSR_MEPC));
354
    system_error(ERROR_SYSTEM);
355
    while(1); // freeze
356
  }
357
  else {
358
    // toggle status LED
359
    neorv32_gpio_pin_toggle(STATUS_LED);
360
    // set time for next IRQ
361
    neorv32_mtime_set_timecmp(neorv32_mtime_get_time() + (neorv32_cpu_csr_read(CSR_MCLOCK)/4));
362
  }
363
}
364
 
365
 
366
/**********************************************************************//**
367
 * Get executable stream.
368
 *
369
 * @param src Source of executable stream data. See #EXE_STREAM_SOURCE.
370
 **************************************************************************/
371
void get_exe(int src) {
372
 
373
  // is instruction memory (actually, the IMEM) read-only?
374
  if (neorv32_cpu_csr_read(CSR_MFEATURES) & (1 << CPU_MFEATURES_MEM_INT_IMEM_ROM)) {
375
    system_error(ERROR_ROM);
376
  }
377
 
378
  // flash image base address
379
  uint32_t addr = SPI_FLASH_BOOT_ADR;
380
 
381
  // get image from flash?
382
  if (src == EXE_STREAM_UART) {
383
    neorv32_uart_print("Awaiting neorv32_exe.bin... ");
384
  }
385
  else {
386
    neorv32_uart_print("Loading... ");
387
 
388
    // check if flash ready (or available at all)
389
    if (spi_flash_read_1st_id() == 0x00) { // manufacturer ID
390
      system_error(ERROR_FLASH);
391
    }
392
  }
393
 
394
  // check if valid image
395
  uint32_t signature = get_exe_word(src, addr + EXE_OFFSET_SIGNATURE);
396
  if (signature != EXE_SIGNATURE) { // signature
397
    system_error(ERROR_SIGNATURE);
398
  }
399
 
400
  // image size and checksum
401
  uint32_t size  = get_exe_word(src, addr + EXE_OFFSET_SIZE); // size in bytes
402
  uint32_t check = get_exe_word(src, addr + EXE_OFFSET_CHECKSUM); // complement sum checksum
403
 
404
  // executable too large?
405
  uint32_t imem_size = neorv32_cpu_csr_read(CSR_MISPACESIZE);
406
  if (size > imem_size) {
407
    system_error(ERROR_SIZE);
408
  }
409
 
410
  // transfer program data
411
  uint32_t *pnt = (uint32_t*)neorv32_cpu_csr_read(CSR_MISPACEBASE);
412
  uint32_t checksum = 0;
413
  uint32_t d = 0, i = 0;
414
  addr = addr + EXE_OFFSET_DATA;
415
  while (i < (size/4)) { // in words
416
    d = get_exe_word(src, addr);
417
    checksum += d;
418
    pnt[i++] = d;
419
    addr += 4;
420
  }
421
 
422
/*
423
  // Debugging stuff
424
  neorv32_uart_putc('.');
425
  print_hex_word(signature);
426
  neorv32_uart_putc('.');
427
  print_hex_word(imem_size);
428
  neorv32_uart_putc('.');
429
  print_hex_word(check);
430
  neorv32_uart_putc('.');
431
  print_hex_word(checksum);
432
  neorv32_uart_putc('.');
433
*/
434
 
435
  // error during transfer?
436
  if ((checksum + check) != 0) {
437
    system_error(ERROR_CHECKSUM);
438
  }
439
  else {
440
    neorv32_uart_print("OK");
441
    neorv32_cpu_csr_write(CSR_MSCRATCH, size); // store exe size in "global variable"
442
  }
443
}
444
 
445
 
446
/**********************************************************************//**
447
 * Store content of instruction memory to SPI flash.
448
 **************************************************************************/
449
void save_exe(void) {
450
 
451
  // size of last uploaded executable
452
  uint32_t size = neorv32_cpu_csr_read(CSR_MSCRATCH);
453
 
454
  if (size == 0) {
455
    neorv32_uart_print("No executable available.");
456
    return;
457
  }
458
 
459
  uint32_t addr = SPI_FLASH_BOOT_ADR;
460
 
461
  // info and prompt
462
  neorv32_uart_print("Write 0x");
463
  print_hex_word(size);
464
  neorv32_uart_print(" bytes to SPI flash @ 0x");
465
  print_hex_word(addr);
466
  neorv32_uart_print("? (y/n) ");
467
 
468
  char c = neorv32_uart_getc();
469
  neorv32_uart_putc(c);
470
  if (c != 'y') {
471
    return;
472
  }
473
 
474
  // check if flash ready (or available at all)
475
  if (spi_flash_read_1st_id() == 0x00) { // manufacturer ID
476
    system_error(ERROR_FLASH);
477
  }
478
 
479
  neorv32_uart_print("\nFlashing... ");
480
 
481
  // clear memory before writing
482
  uint32_t num_sectors = (size / SPI_FLASH_SECTOR_SIZE) + 1; // clear at least 1 sector
483
  uint32_t sector = SPI_FLASH_BOOT_ADR;
484
  while (num_sectors--) {
485
    spi_flash_erase_sector(sector);
486
    sector += SPI_FLASH_SECTOR_SIZE;
487
  }
488
 
489
  // write EXE signature
490
  spi_flash_write_word(addr + EXE_OFFSET_SIGNATURE, EXE_SIGNATURE);
491
 
492
  // write size
493
  spi_flash_write_word(addr + EXE_OFFSET_SIZE, size);
494
 
495
  // store data from instruction memory and update checksum
496
  uint32_t checksum = 0;
497
  uint32_t *pnt = (uint32_t*)neorv32_cpu_csr_read(CSR_MISPACEBASE);
498
  addr = addr + EXE_OFFSET_DATA;
499
  uint32_t i = 0;
500
  while (i < (size/4)) { // in words
501
    uint32_t d = (uint32_t)*pnt++;
502
    checksum += d;
503
    spi_flash_write_word(addr, d);
504
    addr += 4;
505
    i++;
506
//  if ((i & 0x000000FF) == 0) {
507
//    neorv32_uart_putc('.');
508
//  }
509
  }
510
 
511
  // write checksum (sum complement)
512
  checksum = (~checksum) + 1;
513
  spi_flash_write_word(SPI_FLASH_BOOT_ADR + EXE_OFFSET_CHECKSUM, checksum);
514
 
515
  neorv32_uart_print("OK");
516
}
517
 
518
 
519
/**********************************************************************//**
520
 * Get word from executable stream
521
 *
522
 * @param src Source of executable stream data. See #EXE_STREAM_SOURCE.
523
 * @param addr Address when accessing SPI flash.
524
 * @return 32-bit data word from stream.
525
 **************************************************************************/
526
uint32_t get_exe_word(int src, uint32_t addr) {
527
 
528
  union {
529
    uint32_t uint32;
530
    uint8_t  uint8[sizeof(uint32_t)];
531
  } data;
532
 
533
  uint32_t i;
534
  for (i=0; i<4; i++) {
535
    if (src == EXE_STREAM_UART) {
536
      data.uint8[3-i] = (uint8_t)neorv32_uart_getc();
537
    }
538
    else {
539
      data.uint8[3-i] = spi_flash_read_byte(addr + i);
540
    }
541
  }
542
 
543
  return data.uint32;
544
}
545
 
546
 
547
/**********************************************************************//**
548
 * Output system error ID and stall.
549
 *
550
 * @param[in] err_code Error code. See #ERROR_CODES.
551
 **************************************************************************/
552
void system_error(uint8_t err_code) {
553
 
554
  neorv32_uart_print("\a\nERR_"); // output error code with annoying bell sound
555
  if (err_code <= ERROR_SYSTEM) {
556
    neorv32_uart_putc('0' + ((char)err_code));
557
  }
558
  else {
559
    neorv32_uart_print("unknown");
560
  }
561
 
562
  neorv32_cpu_dint(); // deactivate IRQs
563
  neorv32_gpio_port_set(1 << STATUS_LED); // permanently light up status LED
564
 
565
  while(1); // freeze
566
}
567
 
568
 
569
/**********************************************************************//**
570
 * Print 32-bit number as 8-digit hexadecimal value (with "0x" suffix).
571
 *
572
 * @param[in] num Number to print as hexadecimal.
573
 **************************************************************************/
574
void print_hex_word(uint32_t num) {
575
 
576
  static const char hex_symbols[16] = "0123456789ABCDEF";
577
 
578
  neorv32_uart_print("0x");
579
 
580
  int i;
581
  for (i=0; i<8; i++) {
582
    uint32_t index = (num >> (28 - 4*i)) & 0xF;
583
    neorv32_uart_putc(hex_symbols[index]);
584
  }
585
}
586
 
587
 
588
/**********************************************************************//**
589
 * Print processor version. Deciaml format: "Dd.Dd.Dd.Dd".
590
 **************************************************************************/
591
void print_proc_version(void) {
592
 
593
  uint32_t i;
594
  char tmp, cnt;
595
  uint32_t version = neorv32_cpu_csr_read(CSR_MIMPID);
596
 
597
  for (i=0; i<4; i++) {
598
 
599
    tmp = (char)(version >> (24 - 8*i));
600
 
601
    // serial division
602
    cnt = 0;
603
    while (tmp >= 10) {
604
      tmp = tmp - 10;
605
      cnt++;
606
    }
607
 
608
    if (cnt) {
609
      neorv32_uart_putc('0' + cnt);
610
    }
611
    neorv32_uart_putc('0' + tmp);
612
    if (i < 3) {
613
      neorv32_uart_putc('.');
614
    }
615
  }
616
}
617
 
618
 
619
 
620
// -------------------------------------------------------------------------------------
621
// SPI flash functions
622
// -------------------------------------------------------------------------------------
623
 
624
/**********************************************************************//**
625
 * Read byte from SPI flash.
626
 *
627
 * @param[in] addr Flash read address.
628
 * @return Read byte from SPI flash.
629
 **************************************************************************/
630
uint8_t spi_flash_read_byte(uint32_t addr) {
631
 
632
  neorv32_spi_cs_en(SPI_FLASH_CS);
633
 
634
  neorv32_spi_trans(SPI_FLASH_CMD_READ);
635 4 zero_gravi
  spi_flash_write_addr(addr);
636 2 zero_gravi
  uint8_t rdata = (uint8_t)neorv32_spi_trans(0);
637
 
638
  neorv32_spi_cs_dis(SPI_FLASH_CS);
639
 
640
  return rdata;
641
}
642
 
643
 
644
/**********************************************************************//**
645
 * Write byte to SPI flash.
646
 *
647
 * @param[in] addr SPI flash read address.
648
 * @param[in] wdata SPI flash read data.
649
 **************************************************************************/
650
void spi_flash_write_byte(uint32_t addr, uint8_t wdata) {
651
 
652 4 zero_gravi
  spi_flash_write_enable(); // allow write-access
653 2 zero_gravi
 
654
  neorv32_spi_cs_en(SPI_FLASH_CS);
655
 
656
  neorv32_spi_trans(SPI_FLASH_CMD_PAGE_PROGRAM);
657 4 zero_gravi
  spi_flash_write_addr(addr);
658 2 zero_gravi
  neorv32_spi_trans(wdata);
659
 
660
  neorv32_spi_cs_dis(SPI_FLASH_CS);
661
 
662
  while (1) {
663
    uint8_t tmp = spi_flash_read_status();
664
    if ((tmp & 0x01) == 0) { // write in progress flag cleared?
665
      break;
666
    }
667
  }
668
}
669
 
670
 
671
/**********************************************************************//**
672
 * Write word to SPI flash.
673
 *
674
 * @param addr SPI flash write address.
675
 * @param wdata SPI flash write data.
676
 **************************************************************************/
677
void spi_flash_write_word(uint32_t addr, uint32_t wdata) {
678
 
679
  union {
680
    uint32_t uint32;
681
    uint8_t  uint8[sizeof(uint32_t)];
682
  } data;
683
 
684
  data.uint32 = wdata;
685
 
686
  uint32_t i;
687
  for (i=0; i<4; i++) {
688
    spi_flash_write_byte(addr + i, data.uint8[3-i]);
689
  }
690
}
691
 
692
 
693
/**********************************************************************//**
694
 * Erase sector (64kB) at base adress.
695
 *
696
 * @param[in] addr Base address of sector to erase.
697
 **************************************************************************/
698
void spi_flash_erase_sector(uint32_t addr) {
699
 
700 4 zero_gravi
  spi_flash_write_enable(); // allow write-access
701 2 zero_gravi
 
702
  neorv32_spi_cs_en(SPI_FLASH_CS);
703
 
704
  neorv32_spi_trans(SPI_FLASH_CMD_SECTOR_ERASE);
705 4 zero_gravi
  spi_flash_write_addr(addr);
706 2 zero_gravi
 
707
  neorv32_spi_cs_dis(SPI_FLASH_CS);
708
 
709
  while (1) {
710
    uint8_t tmp = spi_flash_read_status();
711
    if ((tmp & 0x01) == 0) { // write in progress flag cleared?
712
      break;
713
    }
714
  }
715
}
716
 
717
 
718
/**********************************************************************//**
719
 * Read status register.
720
 *
721
 * @return Status register.
722
 **************************************************************************/
723
uint8_t spi_flash_read_status(void) {
724
 
725
  neorv32_spi_cs_en(SPI_FLASH_CS);
726
 
727
  neorv32_spi_trans(SPI_FLASH_CMD_READ_STATUS);
728
  uint8_t status = (uint8_t)neorv32_spi_trans(0);
729
 
730
  neorv32_spi_cs_dis(SPI_FLASH_CS);
731
 
732
  return status;
733
}
734
 
735
 
736
/**********************************************************************//**
737
 * Read first byte of ID (manufacturer ID), should be != 0x00.
738
 *
739
 * @note The first bit of the manufacturer ID is used to detect if a Flash is connected at all.
740
 *
741
 * @return First byte of ID.
742
 **************************************************************************/
743
uint8_t spi_flash_read_1st_id(void) {
744
 
745
  neorv32_spi_cs_en(SPI_FLASH_CS);
746
 
747
  neorv32_spi_trans(SPI_FLASH_CMD_READ_ID);
748
  uint8_t id = (uint8_t)neorv32_spi_trans(0);
749
 
750
  neorv32_spi_cs_dis(SPI_FLASH_CS);
751
 
752
  return id;
753
}
754
 
755
 
756
/**********************************************************************//**
757 4 zero_gravi
 * Enable flash write access.
758 2 zero_gravi
 **************************************************************************/
759 4 zero_gravi
void spi_flash_write_enable(void) {
760 2 zero_gravi
 
761
  neorv32_spi_cs_en(SPI_FLASH_CS);
762 4 zero_gravi
  neorv32_spi_trans(SPI_FLASH_CMD_WRITE_ENABLE);
763
  neorv32_spi_cs_dis(SPI_FLASH_CS);
764
}
765 2 zero_gravi
 
766
 
767 4 zero_gravi
/**********************************************************************//**
768
 * Send address word to flash.
769
 *
770
 * @param[in] addr Address word.
771
 **************************************************************************/
772
void spi_flash_write_addr(uint32_t addr) {
773
 
774
  union {
775
    uint32_t uint32;
776
    uint8_t  uint8[sizeof(uint32_t)];
777
  } address;
778
 
779
  address.uint32 = addr;
780
 
781
  neorv32_spi_trans(address.uint8[2]);
782
  neorv32_spi_trans(address.uint8[1]);
783
  neorv32_spi_trans(address.uint8[0]);
784 2 zero_gravi
}
785
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.