OpenCores
URL https://opencores.org/ocsvn/next186_soc_pc/next186_soc_pc/trunk

Subversion Repositories next186_soc_pc

[/] [next186_soc_pc/] [trunk/] [HW/] [ipcore_dir/] [blk_mem_gen_readme.txt] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ndumitrach
 
2
 
3
                    Core name: Xilinx LogiCORE IP Block Memory Generator
4
                    Version: 6.1
5
                    ISE Design Suite: 13.1 - March 2011 (O.40)
6
 
7
 
8
================================================================================
9
 
10
This document contains the following sections:
11
 
12
1. Introduction
13
2. New Features
14
3. Supported Devices
15
4. Resolved Issues
16
5. Known Issues
17
6. Technical Support
18
7. Core Release History
19
8. Legal Disclaimer
20
 
21
================================================================================
22
 
23
1. INTRODUCTION
24
 
25
For the IP installation instructions for this core,
26
please go to:
27
 
28
   http://www.xilinx.com/member/7_ea_sw/index.htm
29
 
30
For system requirements:
31
 
32
   http://www.xilinx.com/member/7_ea_sw/EA_system_req.htm
33
 
34
This file contains release notes for the Xilinx LogiCORE IP Block Memory
35
Generator v6.1 solution. For the latest core updates, see the product page at:
36
 
37
  http://www.xilinx.com/products/ipcenter/Block_Memory_Generator.htm
38
 
39
 
40
2. NEW FEATURES
41
 
42
- ISE 13.0.2 support
43
- Support for Virtex-7 and Kintex-7 devices
44
- Soft-ECC support for Virtex-6 and Spartan-6 devices
45
- Support for WRITE_FIRST operating mode with SDP memory type in Spartan-6 devices
46
 
47
3. SUPPORTED DEVICES
48
 
49
   Virtex-7
50
   Kintex-7
51
 
52
   Virtex-6 XC CXT/LXT/SXT/HXT
53
   Virtex-6 XQ LXT/SXT
54
   Virtex-6 -1L XC LXT/SXT
55
 
56
   Spartan-6 XC LX/LXT
57
   Spartan-6 XA
58
   Spartan-6 XQ LX/LXT
59
   Spartan-6 -1L XC LX
60
 
61
   Virtex-5 XC LX/LXT/SXT/TXT/FXT
62
   Virtex-5 XQ LX/ LXT/SXT/FXT
63
 
64
   Virtex-4 XC LX/SX/FX
65
   Virtex-4 XQ LX/SX/FX
66
   Virtex-4 XQR LX/SX/FX
67
 
68
   Spartan-3 XC
69
   Spartan-3 XA
70
   Spartan-3A XC 3A / 3A DSP / 3AN DSP
71
   Spartan-3A XA 3A / 3A DSP
72
   Spartan-3E XC
73
   Spartan-3E XA
74
 
75
4. RESOLVED ISSUES
76
 
77
- Spartan-6 BRAM Memory collision error
78
- Version fixed : 4.3
79
  1. When the user selects SDP - in Virtex-6 devices
80
      Solution: For SDP configuration, the write_mode is set as Read_First when Common Clock is enabled otherwise the write_mode is set as Write_First
81
  - CR 564035
82
 
83
5. KNOWN ISSUES
84
 
85
   The following are known issues for v6.1 of this core at time of release:
86
 
87
- Virtex-6 BRAM Memory collision error
88
 
89
  1. When the user selects TDP (write_mode= Read First)
90
      Impact: User will have to consider collision Issue
91
 
92
- Spartan-6 BRAM Memory collision error
93
  1. When the user selects TDP (write_mode= Read First)
94
      Impact: User will have to consider collision Issue
95
 
96
  Note: Refer to UG383, 'Conflict Avoidance' section while using TDP Memory, with
97
        Write Mode = Read First in conjunction with asynchronous clocking
98
 
99
- Power estimation figures in the datasheet are preliminary.
100
 
101
- Core does not generate for large memories. Depending on the
102
  machine the ISE CORE Generator software runs on, the maximum size of the memory that
103
  can be generated will vary.  For example, a Dual Pentium-4 server
104
  with 2 GB RAM can generate a memory core of size 1.8 MBits or 230 KBytes
105
  - CR 415768
106
  - AR 24034
107
 
108
- Out-of-range address input can cause the core to generate X's on the DOUT bus
109
  - AR 23744
110
 
111
- When the IP core is generated for Spartan-6 devices, the core should combine
112
  two adjacent 9k BRAMs into one 18K BRAM.
113
  - CR 526429
114
 
115
The most recent information, including known issues, workarounds, and resolutions for
116
this version is provided in the IP Release Notes User Guide located at
117
 
118
     www.xilinx.com/support/documentation/user_guides/xtp025.pdf
119
 
120
6. TECHNICAL SUPPORT
121
 
122
To obtain technical support, create a WebCase at www.xilinx.com/support.
123
Questions are routed to a team with expertise using this product.
124
 
125
Xilinx provides technical support for use of this product when used
126
according to the guidelines described in the core documentation, and
127
cannot guarantee timing, functionality, or support of this product for
128
designs that do not follow specified guidelines.
129
 
130
7. CORE RELEASE HISTORY
131
 
132
Date        By            Version      Description
133
================================================================================
134
03/01/2011  Xilinx, Inc.  6.1          AXI Support - (O.40)
135
10/29/2010  Xilinx, Inc.  5.2          ISE 7 Series Monthly Snapshot - (O.28)
136
10/05/2010  Xilinx, Inc.  4.3          ISE 12.3 support;
137
07/23/2010  Xilinx, Inc.  4.2          ISE 12.2 support;
138
04/19/2010  Xilinx, Inc.  4.1          ISE 12.1 support;
139
03/09/2010  Xilinx, Inc.  3.3 rev 2    Fix for V6 Memory collision issue
140
12/02/2009  Xilinx, Inc.  3.3 rev 1    ISE 11.4 support; Spartan-6 Low Power
141
                                       Device support; Automotive Spartan 3A
142
                                       DSP device support
143
09/16/2009  Xilinx, Inc.  3.3          Revised to v3.3
144
06/24/2009  Xilinx, Inc.  3.2          Revised to v3.2
145
04/24/2009  Xilinx, Inc.  3.1          Revised to v3.1
146
09/19/2008  Xilinx, Inc.  2.8          Revised to v2.8
147
03/24/2008  Xilinx, Inc.  2.7          10.1 support; Revised to v2.7
148
10/03/2007  Xilinx, Inc.  2.6          Revised to v2.6
149
07/2007     Xilinx, Inc.  2.5          Revised to v2.5
150
04/2007     Xilinx, Inc.  2.4          Revised to v2.4 rev 1
151
02/2007     Xilinx, Inc.  2.4          Revised to v2.4
152
11/2006     Xilinx, Inc.  2.3          Revised to v2.3
153
09/2006     Xilinx, Inc.  2.2          Revised to v2.2
154
06/2006     Xilinx, Inc.  2.1          Revised to v2.1
155
01/2006     Xilinx, Inc.  1.1          Initial release
156
================================================================================
157
 
158
8. Legal Disclaimer
159
 
160
(c) Copyright 2006 - 2010 Xilinx, Inc. All rights reserved.
161
 
162
This file contains confidential and proprietary information
163
of Xilinx, Inc. and is protected under U.S. and
164
international copyright and other intellectual property
165
laws.
166
 
167
DISCLAIMER
168
This disclaimer is not a license and does not grant any
169
rights to the materials distributed herewith. Except as
170
otherwise provided in a valid license issued to you by
171
Xilinx, and to the maximum extent permitted by applicable
172
law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND
173
WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES
174
AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING
175
BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-
176
INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and
177
(2) Xilinx shall not be liable (whether in contract or tort,
178
including negligence, or under any other theory of
179
liability) for any loss or damage of any kind or nature
180
related to, arising under or in connection with these
181
materials, including for any direct, or any indirect,
182
special, incidental, or consequential loss or damage
183
(including loss of data, profits, goodwill, or any type of
184
loss or damage suffered as a result of any action brought
185
by a third party) even if such damage or loss was
186
reasonably foreseeable or Xilinx had been advised of the
187
possibility of the same.
188
 
189
CRITICAL APPLICATIONS
190
Xilinx products are not designed or intended to be fail-
191
safe, or for use in any application requiring fail-safe
192
performance, such as life-support or safety devices or
193
systems, Class III medical devices, nuclear facilities,
194
applications related to the deployment of airbags, or any
195
other applications that could lead to death, personal
196
injury, or severe property or environmental damage
197
(individually and collectively, "Critical
198
Applications"). Customer assumes the sole risk and
199
liability of any use of Xilinx products in Critical
200
Applications, subject only to applicable laws and
201
regulations governing limitations on product liability.
202
 
203
THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS
204
PART OF THIS FILE AT ALL TIMES.
205
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.