OpenCores
URL https://opencores.org/ocsvn/next186_soc_pc/next186_soc_pc/trunk

Subversion Repositories next186_soc_pc

[/] [next186_soc_pc/] [trunk/] [HW/] [ipcore_dir/] [dcm.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ndumitrach
////////////////////////////////////////////////////////////////////////////////
2
// Copyright (c) 1995-2011 Xilinx, Inc.  All rights reserved.
3
////////////////////////////////////////////////////////////////////////////////
4
//   ____  ____ 
5
//  /   /\/   / 
6
// /___/  \  /    Vendor: Xilinx 
7
// \   \   \/     Version : 13.1
8
//  \   \         Application : xaw2verilog
9
//  /   /         Filename : dcm.v
10
// /___/   /\     Timestamp : 01/15/2012 12:55:12
11
// \   \  /  \ 
12
//  \___\/\___\ 
13
//
14
//Command: xaw2verilog -st D:\work\xilinx\vga_ddr\ipcore_dir\.\dcm.xaw D:\work\xilinx\vga_ddr\ipcore_dir\.\dcm
15
//Design Name: dcm
16
//Device: xc3s700an-4fgg484
17
//
18
// Module dcm
19
// Generated by Xilinx Architecture Wizard
20
// Written for synthesis tool: XST
21
// Period Jitter (unit interval) for block DCM_SP_INST = 0.02 UI
22
// Period Jitter (Peak-to-Peak) for block DCM_SP_INST = 0.83 ns
23
`timescale 1ns / 1ps
24
 
25
module dcm(CLKIN_IN,
26
           CLKFX_OUT,
27
           CLKIN_IBUFG_OUT,
28
           CLK0_OUT,
29
           LOCKED_OUT);
30
 
31
    input CLKIN_IN;
32
   output CLKFX_OUT;
33
   output CLKIN_IBUFG_OUT;
34
   output CLK0_OUT;
35
   output LOCKED_OUT;
36
 
37
   wire CLKFB_IN;
38
   wire CLKFX_BUF;
39
   wire CLKIN_IBUFG;
40
   wire CLK0_BUF;
41
   wire GND_BIT;
42
 
43
   assign GND_BIT = 0;
44
   assign CLKIN_IBUFG_OUT = CLKIN_IBUFG;
45
   assign CLK0_OUT = CLKFB_IN;
46
   BUFG  CLKFX_BUFG_INST (.I(CLKFX_BUF),
47
                         .O(CLKFX_OUT));
48
   IBUFG  CLKIN_IBUFG_INST (.I(CLKIN_IN),
49
                           .O(CLKIN_IBUFG));
50
   BUFG  CLK0_BUFG_INST (.I(CLK0_BUF),
51
                        .O(CLKFB_IN));
52
   DCM_SP #( .CLK_FEEDBACK("1X"), .CLKDV_DIVIDE(2.0), .CLKFX_DIVIDE(16),
53
         .CLKFX_MULTIPLY(3), .CLKIN_DIVIDE_BY_2("FALSE"), .CLKIN_PERIOD(7.500),
54
         .CLKOUT_PHASE_SHIFT("NONE"), .DESKEW_ADJUST("SYSTEM_SYNCHRONOUS"),
55
         .DFS_FREQUENCY_MODE("LOW"), .DLL_FREQUENCY_MODE("LOW"),
56
         .DUTY_CYCLE_CORRECTION("TRUE"), .FACTORY_JF(16'hC080),
57
         .PHASE_SHIFT(0), .STARTUP_WAIT("FALSE") ) DCM_SP_INST
58
         (.CLKFB(CLKFB_IN),
59
                       .CLKIN(CLKIN_IBUFG),
60
                       .DSSEN(GND_BIT),
61
                       .PSCLK(GND_BIT),
62
                       .PSEN(GND_BIT),
63
                       .PSINCDEC(GND_BIT),
64
                       .RST(GND_BIT),
65
                       .CLKDV(),
66
                       .CLKFX(CLKFX_BUF),
67
                       .CLKFX180(),
68
                       .CLK0(CLK0_BUF),
69
                       .CLK2X(),
70
                       .CLK2X180(),
71
                       .CLK90(),
72
                       .CLK180(),
73
                       .CLK270(),
74
                       .LOCKED(LOCKED_OUT),
75
                       .PSDONE(),
76
                       .STATUS());
77
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.