OpenCores
URL https://opencores.org/ocsvn/next186_soc_pc/next186_soc_pc/trunk

Subversion Repositories next186_soc_pc

[/] [next186_soc_pc/] [trunk/] [HW/] [ipcore_dir/] [fifo.xco] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ndumitrach
##############################################################
2
#
3
# Xilinx Core Generator version 13.4
4
# Date: Sat Apr 14 07:13:29 2012
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
#  Generated from component: xilinx.com:ip:fifo_generator:8.4
16
#
17
##############################################################
18
#
19
# BEGIN Project Options
20
SET addpads = false
21
SET asysymbol = true
22
SET busformat = BusFormatAngleBracketNotRipped
23
SET createndf = false
24
SET designentry = Verilog
25
SET device = xc3s700an
26
SET devicefamily = spartan3a
27
SET flowvendor = Other
28
SET formalverification = false
29
SET foundationsym = false
30
SET implementationfiletype = Ngc
31
SET package = fgg484
32
SET removerpms = false
33
SET simulationfiles = Behavioral
34
SET speedgrade = -4
35
SET verilogsim = true
36
SET vhdlsim = false
37
# END Project Options
38
# BEGIN Select
39
SELECT Fifo_Generator xilinx.com:ip:fifo_generator:8.4
40
# END Select
41
# BEGIN Parameters
42
CSET add_ngc_constraint_axi=false
43
CSET almost_empty_flag=false
44
CSET almost_full_flag=false
45
CSET aruser_width=1
46
CSET awuser_width=1
47
CSET axi_address_width=32
48
CSET axi_data_width=64
49
CSET axi_type=AXI4_Stream
50
CSET axis_type=FIFO
51
CSET buser_width=1
52
CSET clock_enable_type=Slave_Interface_Clock_Enable
53
CSET clock_type_axi=Common_Clock
54
CSET component_name=fifo
55
CSET data_count=false
56
CSET data_count_width=9
57
CSET disable_timing_violations=false
58
CSET disable_timing_violations_axi=false
59
CSET dout_reset_value=0
60
CSET empty_threshold_assert_value=24
61
CSET empty_threshold_assert_value_axis=1022
62
CSET empty_threshold_assert_value_rach=1022
63
CSET empty_threshold_assert_value_rdch=1022
64
CSET empty_threshold_assert_value_wach=1022
65
CSET empty_threshold_assert_value_wdch=1022
66
CSET empty_threshold_assert_value_wrch=1022
67
CSET empty_threshold_negate_value=25
68
CSET enable_aruser=false
69
CSET enable_awuser=false
70
CSET enable_buser=false
71
CSET enable_common_overflow=false
72
CSET enable_common_underflow=false
73
CSET enable_data_counts_axis=false
74
CSET enable_data_counts_rach=false
75
CSET enable_data_counts_rdch=false
76
CSET enable_data_counts_wach=false
77
CSET enable_data_counts_wdch=false
78
CSET enable_data_counts_wrch=false
79
CSET enable_ecc=false
80
CSET enable_ecc_axis=false
81
CSET enable_ecc_rach=false
82
CSET enable_ecc_rdch=false
83
CSET enable_ecc_wach=false
84
CSET enable_ecc_wdch=false
85
CSET enable_ecc_wrch=false
86
CSET enable_handshake_flag_options_axis=false
87
CSET enable_handshake_flag_options_rach=false
88
CSET enable_handshake_flag_options_rdch=false
89
CSET enable_handshake_flag_options_wach=false
90
CSET enable_handshake_flag_options_wdch=false
91
CSET enable_handshake_flag_options_wrch=false
92
CSET enable_read_channel=false
93
CSET enable_read_pointer_increment_by2=false
94
CSET enable_reset_synchronization=true
95
CSET enable_ruser=false
96
CSET enable_tdata=false
97
CSET enable_tdest=false
98
CSET enable_tid=false
99
CSET enable_tkeep=false
100
CSET enable_tlast=false
101
CSET enable_tready=true
102
CSET enable_tstrobe=false
103
CSET enable_tuser=false
104
CSET enable_write_channel=false
105
CSET enable_wuser=false
106
CSET fifo_application_type_axis=Data_FIFO
107
CSET fifo_application_type_rach=Data_FIFO
108
CSET fifo_application_type_rdch=Data_FIFO
109
CSET fifo_application_type_wach=Data_FIFO
110
CSET fifo_application_type_wdch=Data_FIFO
111
CSET fifo_application_type_wrch=Data_FIFO
112
CSET fifo_implementation=Independent_Clocks_Block_RAM
113
CSET fifo_implementation_axis=Common_Clock_Block_RAM
114
CSET fifo_implementation_rach=Common_Clock_Block_RAM
115
CSET fifo_implementation_rdch=Common_Clock_Block_RAM
116
CSET fifo_implementation_wach=Common_Clock_Block_RAM
117
CSET fifo_implementation_wdch=Common_Clock_Block_RAM
118
CSET fifo_implementation_wrch=Common_Clock_Block_RAM
119
CSET full_flags_reset_value=1
120
CSET full_threshold_assert_value=475
121
CSET full_threshold_assert_value_axis=1023
122
CSET full_threshold_assert_value_rach=1023
123
CSET full_threshold_assert_value_rdch=1023
124
CSET full_threshold_assert_value_wach=1023
125
CSET full_threshold_assert_value_wdch=1023
126
CSET full_threshold_assert_value_wrch=1023
127
CSET full_threshold_negate_value=474
128
CSET id_width=4
129
CSET inject_dbit_error=false
130
CSET inject_dbit_error_axis=false
131
CSET inject_dbit_error_rach=false
132
CSET inject_dbit_error_rdch=false
133
CSET inject_dbit_error_wach=false
134
CSET inject_dbit_error_wdch=false
135
CSET inject_dbit_error_wrch=false
136
CSET inject_sbit_error=false
137
CSET inject_sbit_error_axis=false
138
CSET inject_sbit_error_rach=false
139
CSET inject_sbit_error_rdch=false
140
CSET inject_sbit_error_wach=false
141
CSET inject_sbit_error_wdch=false
142
CSET inject_sbit_error_wrch=false
143
CSET input_data_width=32
144
CSET input_depth=512
145
CSET input_depth_axis=1024
146
CSET input_depth_rach=16
147
CSET input_depth_rdch=1024
148
CSET input_depth_wach=16
149
CSET input_depth_wdch=1024
150
CSET input_depth_wrch=16
151
CSET interface_type=Native
152
CSET output_data_width=16
153
CSET output_depth=1024
154
CSET overflow_flag=false
155
CSET overflow_flag_axi=false
156
CSET overflow_sense=Active_High
157
CSET overflow_sense_axi=Active_High
158
CSET performance_options=First_Word_Fall_Through
159
CSET programmable_empty_type=Single_Programmable_Empty_Threshold_Constant
160
CSET programmable_empty_type_axis=Empty
161
CSET programmable_empty_type_rach=Empty
162
CSET programmable_empty_type_rdch=Empty
163
CSET programmable_empty_type_wach=Empty
164
CSET programmable_empty_type_wdch=Empty
165
CSET programmable_empty_type_wrch=Empty
166
CSET programmable_full_type=Single_Programmable_Full_Threshold_Constant
167
CSET programmable_full_type_axis=Full
168
CSET programmable_full_type_rach=Full
169
CSET programmable_full_type_rdch=Full
170
CSET programmable_full_type_wach=Full
171
CSET programmable_full_type_wdch=Full
172
CSET programmable_full_type_wrch=Full
173
CSET rach_type=FIFO
174
CSET rdch_type=FIFO
175
CSET read_clock_frequency=1
176
CSET read_data_count=false
177
CSET read_data_count_width=10
178
CSET register_slice_mode_axis=Fully_Registered
179
CSET register_slice_mode_rach=Fully_Registered
180
CSET register_slice_mode_rdch=Fully_Registered
181
CSET register_slice_mode_wach=Fully_Registered
182
CSET register_slice_mode_wdch=Fully_Registered
183
CSET register_slice_mode_wrch=Fully_Registered
184
CSET reset_pin=true
185
CSET reset_type=Asynchronous_Reset
186
CSET ruser_width=1
187
CSET synchronization_stages=2
188
CSET synchronization_stages_axi=2
189
CSET tdata_width=64
190
CSET tdest_width=4
191
CSET tid_width=8
192
CSET tkeep_width=4
193
CSET tstrb_width=4
194
CSET tuser_width=4
195
CSET underflow_flag=false
196
CSET underflow_flag_axi=false
197
CSET underflow_sense=Active_High
198
CSET underflow_sense_axi=Active_High
199
CSET use_clock_enable=false
200
CSET use_dout_reset=true
201
CSET use_embedded_registers=false
202
CSET use_extra_logic=false
203
CSET valid_flag=false
204
CSET valid_sense=Active_High
205
CSET wach_type=FIFO
206
CSET wdch_type=FIFO
207
CSET wrch_type=FIFO
208
CSET write_acknowledge_flag=false
209
CSET write_acknowledge_sense=Active_High
210
CSET write_clock_frequency=1
211
CSET write_data_count=false
212
CSET write_data_count_width=9
213
CSET wuser_width=1
214
# END Parameters
215
# BEGIN Extra information
216
MISC pkg_timestamp=2011-10-22T06:08:52Z
217
# END Extra information
218
GENERATE
219
# CRC:  2249de0

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.