OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [sim/] [rtl_sim/] [src/] [two-op_bit.s43] - Blame information for rev 2

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 olivier.gi
/*===========================================================================*/
2
/* Copyright (C) 2001 Authors                                                */
3
/*                                                                           */
4
/* This source file may be used and distributed without restriction provided */
5
/* that this copyright statement is not removed from the file and that any   */
6
/* derivative work contains the original copyright notice and the associated */
7
/* disclaimer.                                                               */
8
/*                                                                           */
9
/* This source file is free software; you can redistribute it and/or modify  */
10
/* it under the terms of the GNU Lesser General Public License as published  */
11
/* by the Free Software Foundation; either version 2.1 of the License, or    */
12
/* (at your option) any later version.                                       */
13
/*                                                                           */
14
/* This source is distributed in the hope that it will be useful, but WITHOUT*/
15
/* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or     */
16
/* FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public       */
17
/* License for more details.                                                 */
18
/*                                                                           */
19
/* You should have received a copy of the GNU Lesser General Public License  */
20
/* along with this source; if not, write to the Free Software Foundation,    */
21
/* Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301  USA        */
22
/*                                                                           */
23
/*===========================================================================*/
24
/*                 TWO-OPERAND ARITHMETIC: BIT[.B] INSTRUCTION               */
25
/*---------------------------------------------------------------------------*/
26
/* Test the BIT[.B] instruction.                                             */
27
/*===========================================================================*/
28
 
29
 
30
.global main
31
 
32
main:
33
        /* -------------- TEST INSTRUCTION IN WORD MODE ------------------- */
34
 
35
        mov     #0x0000, r2
36
        mov     #0x3333, r4
37
        mov     #0x8888, r5
38
        bit          r4, r5        ;# Test bits r5 & r4 (0x8888 & 0x3333)
39
 
40
        mov     #0x0001, r2
41
        mov     #0x5555, r4
42
        mov     #0x9999, r6
43
        bit          r4, r6        ;# Test bits r6 & r4 (0x9999 & 0x5555)
44
 
45
        mov     #0x1000, r15
46
 
47
 
48
        /* -------------- TEST INSTRUCTION IN BYTE MODE ------------------- */
49
 
50
        mov     #0x0000, r2
51
        mov     #0x3333, r4
52
        mov     #0x8888, r5
53
        bit.b        r4, r5        ;# Test bits r5 & r4 (0x0088 & 0x0033)
54
 
55
        mov     #0x0001, r2
56
        mov     #0x5555, r4
57
        mov     #0x9999, r6
58
        bit.b        r4, r6        ;# Test bits r6 & r4 (0x0099 & 0x0055)
59
 
60
        mov     #0x2000, r15
61
 
62
 
63
        /* ------------------ TEST FLAGS IN WORD MODE ---------------------- */
64
 
65
        mov     #0x0100, r2        ;# V=0, N=0, Z=0, C=1
66
        mov     #0x0aaa, r4        ;#
67
        mov     #0x0666, r5        ;#
68
        bit          r4, r5        ;# Test bits r5 & r4 (0x0666 & 0x0aaa)
69
        mov     #0x3000, r15
70
 
71
        mov     #0x0000, r2        ;# V=0, N=1, Z=0, C=1
72
        mov     #0x8444, r4        ;#
73
        mov     #0x8555, r5        ;#
74
        bit          r4, r5        ;# Test bits r5 & r4 (0x8555 & 0x8444)
75
        mov     #0x3001, r15
76
 
77
        mov     #0x0100, r2        ;# V=0, N=0, Z=1, C=0
78
        mov     #0x0aaa, r4        ;#
79
        mov     #0x0555, r5        ;#
80
        bit          r4, r5        ;# Test bits r5 & r4 (0x0555 & 0x0aaa)
81
        mov     #0x3002, r15
82
 
83
 
84
        /* ------------------ TEST FLAGS IN BYTE MODE --------------------- */
85
 
86
        mov     #0x0100, r2        ;# V=0, N=0, Z=0, C=1
87
        mov     #0x800a, r4        ;#
88
        mov     #0x8006, r5        ;#
89
        bit.b        r4, r5        ;# Test bits r5 & r4 (0x0006 & 0x000a)
90
        mov     #0x4000, r15
91
 
92
        mov     #0x0000, r2        ;# V=0, N=1, Z=0, C=1
93
        mov     #0x0084, r4        ;#
94
        mov     #0x0085, r5        ;#
95
        bit.b        r4, r5        ;# Test bits r5 & r4 (0x0004 & 0x0005)
96
        mov     #0x4001, r15
97
 
98
        mov     #0x0100, r2        ;# V=0, N=0, Z=1, C=0
99
        mov     #0x4455, r4        ;#
100
        mov     #0x77aa, r5        ;#
101
        bit.b        r4, r5        ;# Test bits r5 & r4 (0x0055 & 0x00aa)
102
        mov     #0x4002, r15
103
 
104
 
105
        /* ----------------------         END OF TEST        --------------- */
106
        mov      #0x5000, r15
107
end_of_test:
108
        nop
109
        br #0xffff
110
 
111
 
112
        /* ----------------------         INTERRUPT VECTORS  --------------- */
113
 
114
.section .vectors, "a"
115
.word end_of_test  ; Interrupt  0 (lowest priority)    
116
.word end_of_test  ; Interrupt  1                      
117
.word end_of_test  ; Interrupt  2                      
118
.word end_of_test  ; Interrupt  3                      
119
.word end_of_test  ; Interrupt  4                      
120
.word end_of_test  ; Interrupt  5                      
121
.word end_of_test  ; Interrupt  6                      
122
.word end_of_test  ; Interrupt  7                      
123
.word end_of_test  ; Interrupt  8                      
124
.word end_of_test  ; Interrupt  9                      
125
.word end_of_test  ; Interrupt 10                      Watchdog timer
126
.word end_of_test  ; Interrupt 11                      
127
.word end_of_test  ; Interrupt 12                      
128
.word end_of_test  ; Interrupt 13                      
129
.word end_of_test  ; Interrupt 14                      NMI
130
.word main         ; Interrupt 15 (highest priority)   RESET

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.