OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [synthesis/] [actel/] [run_analysis.mpy.log] - Blame information for rev 68

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 68 olivier.gi
#####################################################################################
2
#                            START SYNTHESIS
3
#====================================================================================
4
# ProASIC3E (A3PE1500), speedgrade: Std
5
#====================================================================================
6
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
7
#     12          10          0         0            0          0            0         1
8
#====================================================================================
9
 
10
 
11
Clock Domain:               dco_clk
12
Period (ns):                61.969
13
Frequency (MHz):            16.137
14
Required Period (ns):       40.000
15
Required Frequency (MHz):   25.000
16
External Setup (ns):        60.413
17
External Hold (ns):         0.000
18
Min Clock-To-Out (ns):      0.000
19
Max Clock-To-Out (ns):      72.849
20
 
21
                            Input to Output
22
Min Delay (ns):             0.000
23
Max Delay (ns):             71.293
24
 
25
 
26
====================================================================================
27
Compile report:
28
===============
29
 
30
    CORE                     Used:   4734
31
Core Information:
32
 
33
    Type    | Instances    | Core tiles
34
    --------|--------------|-----------
35
    COMB    | 4184         | 4184
36
    SEQ     | 550          | 550
37
 
38
 
39
====================================================================================
40
#                            SYNTHESIS DONE
41
#####################################################################################
42
 
43
#####################################################################################
44
#                            START SYNTHESIS
45
#====================================================================================
46
# ProASIC3E (A3PE1500), speedgrade: -1
47
#====================================================================================
48
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
49
#     12          10          0         0            0          0            0         1
50
#====================================================================================
51
 
52
 
53
Clock Domain:               dco_clk
54
Period (ns):                52.723
55
Frequency (MHz):            18.967
56
Required Period (ns):       40.000
57
Required Frequency (MHz):   25.000
58
External Setup (ns):        49.425
59
External Hold (ns):         0.276
60
Min Clock-To-Out (ns):      3.206
61
Max Clock-To-Out (ns):      58.337
62
 
63
                            Input to Output
64
Min Delay (ns):             2.045
65
Max Delay (ns):             55.039
66
 
67
 
68
====================================================================================
69
Compile report:
70
===============
71
 
72
    CORE                     Used:   4585
73
Core Information:
74
 
75
    Type    | Instances    | Core tiles
76
    --------|--------------|-----------
77
    COMB    | 4033         | 4033
78
    SEQ     | 552          | 552
79
 
80
 
81
====================================================================================
82
#                            SYNTHESIS DONE
83
#####################################################################################
84
 
85
#####################################################################################
86
#                            START SYNTHESIS
87
#====================================================================================
88
# ProASIC3E (A3PE1500), speedgrade: -2
89
#====================================================================================
90
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
91
#     12          10          0         0            0          0            0         1
92
#====================================================================================
93
 
94
 
95
Clock Domain:               dco_clk
96
Period (ns):                47.977
97
Frequency (MHz):            20.843
98
Required Period (ns):       40.000
99
Required Frequency (MHz):   25.000
100
External Setup (ns):        44.738
101
External Hold (ns):         0.216
102
Min Clock-To-Out (ns):      3.281
103
Max Clock-To-Out (ns):      52.477
104
 
105
                            Input to Output
106
Min Delay (ns):             2.088
107
Max Delay (ns):             49.238
108
 
109
 
110
====================================================================================
111
Compile report:
112
===============
113
 
114
    CORE                     Used:   4573
115
Core Information:
116
 
117
    Type    | Instances    | Core tiles
118
    --------|--------------|-----------
119
    COMB    | 4020         | 4020
120
    SEQ     | 553          | 553
121
 
122
 
123
====================================================================================
124
#                            SYNTHESIS DONE
125
#####################################################################################
126
 
127
#####################################################################################
128
#                            START SYNTHESIS
129
#====================================================================================
130
# ProASIC3L (A3P1000L), speedgrade: Std
131
#====================================================================================
132
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
133
#     12          10          0         0            0          0            0         1
134
#====================================================================================
135
 
136
 
137
Clock Domain:               dco_clk
138
Period (ns):                70.092
139
Frequency (MHz):            14.267
140
Required Period (ns):       40.000
141
Required Frequency (MHz):   25.000
142
External Setup (ns):        67.167
143
External Hold (ns):         0.206
144
Min Clock-To-Out (ns):      7.443
145
Max Clock-To-Out (ns):      78.104
146
 
147
                            Input to Output
148
Min Delay (ns):             4.745
149
Max Delay (ns):             75.179
150
 
151
 
152
====================================================================================
153
Compile report:
154
===============
155
 
156
    CORE                     Used:   4665
157
Core Information:
158
 
159
    Type    | Instances    | Core tiles
160
    --------|--------------|-----------
161
    COMB    | 4113         | 4113
162
    SEQ     | 552          | 552
163
 
164
 
165
====================================================================================
166
#                            SYNTHESIS DONE
167
#####################################################################################
168
 
169
#####################################################################################
170
#                            START SYNTHESIS
171
#====================================================================================
172
# ProASIC3L (A3P1000L), speedgrade: -1
173
#====================================================================================
174
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
175
#     12          10          0         0            0          0            0         1
176
#====================================================================================
177
 
178
 
179
Clock Domain:               dco_clk
180
Period (ns):                57.781
181
Frequency (MHz):            17.307
182
Required Period (ns):       40.000
183
Required Frequency (MHz):   25.000
184
External Setup (ns):        56.549
185
External Hold (ns):         0.295
186
Min Clock-To-Out (ns):      6.027
187
Max Clock-To-Out (ns):      65.937
188
 
189
                            Input to Output
190
Min Delay (ns):             4.220
191
Max Delay (ns):             64.705
192
 
193
 
194
====================================================================================
195
Compile report:
196
===============
197
 
198
    CORE                     Used:   4595
199
Core Information:
200
 
201
    Type    | Instances    | Core tiles
202
    --------|--------------|-----------
203
    COMB    | 4044         | 4044
204
    SEQ     | 551          | 551
205
 
206
 
207
====================================================================================
208
#                            SYNTHESIS DONE
209
#####################################################################################
210
 
211
#####################################################################################
212
#                            START SYNTHESIS
213
#====================================================================================
214
# ProASIC3 (A3P1000), speedgrade: Std
215
#====================================================================================
216
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
217
#     12          10          0         0            0          0            0         1
218
#====================================================================================
219
 
220
 
221
Clock Domain:               dco_clk
222
Period (ns):                64.007
223
Frequency (MHz):            15.623
224
Required Period (ns):       40.000
225
Required Frequency (MHz):   25.000
226
External Setup (ns):        62.387
227
External Hold (ns):         0.000
228
Min Clock-To-Out (ns):      0.000
229
Max Clock-To-Out (ns):      71.427
230
 
231
                            Input to Output
232
Min Delay (ns):             0.000
233
Max Delay (ns):             69.807
234
 
235
 
236
====================================================================================
237
Compile report:
238
===============
239
 
240
    CORE                     Used:   4734
241
Core Information:
242
 
243
    Type    | Instances    | Core tiles
244
    --------|--------------|-----------
245
    COMB    | 4184         | 4184
246
    SEQ     | 550          | 550
247
 
248
 
249
====================================================================================
250
#                            SYNTHESIS DONE
251
#####################################################################################
252
 
253
#####################################################################################
254
#                            START SYNTHESIS
255
#====================================================================================
256
# ProASIC3 (A3P1000), speedgrade: -1
257
#====================================================================================
258
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
259
#     12          10          0         0            0          0            0         1
260
#====================================================================================
261
 
262
 
263
Clock Domain:               dco_clk
264
Period (ns):                52.047
265
Frequency (MHz):            19.213
266
Required Period (ns):       40.000
267
Required Frequency (MHz):   25.000
268
External Setup (ns):        49.153
269
External Hold (ns):         0.379
270
Min Clock-To-Out (ns):      3.098
271
Max Clock-To-Out (ns):      59.549
272
 
273
                            Input to Output
274
Min Delay (ns):             1.854
275
Max Delay (ns):             56.655
276
 
277
 
278
====================================================================================
279
Compile report:
280
===============
281
 
282
    CORE                     Used:   4585
283
Core Information:
284
 
285
    Type    | Instances    | Core tiles
286
    --------|--------------|-----------
287
    COMB    | 4033         | 4033
288
    SEQ     | 552          | 552
289
 
290
 
291
====================================================================================
292
#                            SYNTHESIS DONE
293
#####################################################################################
294
 
295
#####################################################################################
296
#                            START SYNTHESIS
297
#====================================================================================
298
# ProASIC3 (A3P1000), speedgrade: -2
299
#====================================================================================
300
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
301
#     12          10          0         0            0          0            0         1
302
#====================================================================================
303
 
304
 
305
Clock Domain:               dco_clk
306
Period (ns):                45.521
307
Frequency (MHz):            21.968
308
Required Period (ns):       40.000
309
Required Frequency (MHz):   25.000
310
External Setup (ns):        42.871
311
External Hold (ns):         0.659
312
Min Clock-To-Out (ns):      3.201
313
Max Clock-To-Out (ns):      50.665
314
 
315
                            Input to Output
316
Min Delay (ns):             1.940
317
Max Delay (ns):             48.015
318
 
319
 
320
====================================================================================
321
Compile report:
322
===============
323
 
324
    CORE                     Used:   4573
325
Core Information:
326
 
327
    Type    | Instances    | Core tiles
328
    --------|--------------|-----------
329
    COMB    | 4020         | 4020
330
    SEQ     | 553          | 553
331
 
332
 
333
====================================================================================
334
#                            SYNTHESIS DONE
335
#####################################################################################
336
 
337
#####################################################################################
338
#                            START SYNTHESIS
339
#====================================================================================
340
# Fusion (AFS1500), speedgrade: Std
341
#====================================================================================
342
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
343
#     12          10          0         0            0          0            0         1
344
#====================================================================================
345
 
346
 
347
Clock Domain:               dco_clk
348
Period (ns):                63.147
349
Frequency (MHz):            15.836
350
Required Period (ns):       40.000
351
Required Frequency (MHz):   25.000
352
External Setup (ns):        59.732
353
External Hold (ns):         0.000
354
Min Clock-To-Out (ns):      0.000
355
Max Clock-To-Out (ns):      73.607
356
 
357
                            Input to Output
358
Min Delay (ns):             0.000
359
Max Delay (ns):             70.192
360
 
361
 
362
====================================================================================
363
Compile report:
364
===============
365
 
366
    CORE                     Used:   4734
367
Core Information:
368
 
369
    Type    | Instances    | Core tiles
370
    --------|--------------|-----------
371
    COMB    | 4184         | 4184
372
    SEQ     | 550          | 550
373
 
374
 
375
====================================================================================
376
#                            SYNTHESIS DONE
377
#####################################################################################
378
 
379
#####################################################################################
380
#                            START SYNTHESIS
381
#====================================================================================
382
# Fusion (AFS1500), speedgrade: -1
383
#====================================================================================
384
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
385
#     12          10          0         0            0          0            0         1
386
#====================================================================================
387
 
388
 
389
Clock Domain:               dco_clk
390
Period (ns):                54.158
391
Frequency (MHz):            18.464
392
Required Period (ns):       40.000
393
Required Frequency (MHz):   25.000
394
External Setup (ns):        46.454
395
External Hold (ns):         0.600
396
Min Clock-To-Out (ns):      3.076
397
Max Clock-To-Out (ns):      62.871
398
 
399
                            Input to Output
400
Min Delay (ns):             2.213
401
Max Delay (ns):             55.167
402
 
403
 
404
====================================================================================
405
Compile report:
406
===============
407
 
408
    CORE                     Used:   4585
409
Core Information:
410
 
411
    Type    | Instances    | Core tiles
412
    --------|--------------|-----------
413
    COMB    | 4033         | 4033
414
    SEQ     | 552          | 552
415
 
416
 
417
====================================================================================
418
#                            SYNTHESIS DONE
419
#####################################################################################
420
 
421
#####################################################################################
422
#                            START SYNTHESIS
423
#====================================================================================
424
# Fusion (AFS1500), speedgrade: -2
425
#====================================================================================
426
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
427
#     12          10          0         0            0          0            0         1
428
#====================================================================================
429
 
430
 
431
Clock Domain:               dco_clk
432
Period (ns):                46.868
433
Frequency (MHz):            21.337
434
Required Period (ns):       40.000
435
Required Frequency (MHz):   25.000
436
External Setup (ns):        41.526
437
External Hold (ns):         0.613
438
Min Clock-To-Out (ns):      3.009
439
Max Clock-To-Out (ns):      52.492
440
 
441
                            Input to Output
442
Min Delay (ns):             2.258
443
Max Delay (ns):             47.150
444
 
445
 
446
====================================================================================
447
Compile report:
448
===============
449
 
450
    CORE                     Used:   4573
451
Core Information:
452
 
453
    Type    | Instances    | Core tiles
454
    --------|--------------|-----------
455
    COMB    | 4020         | 4020
456
    SEQ     | 553          | 553
457
 
458
 
459
====================================================================================
460
#                            SYNTHESIS DONE
461
#####################################################################################
462
 
463
#####################################################################################
464
#                            START SYNTHESIS
465
#====================================================================================
466
# IGLOOE (AGLE600V5), speedgrade: Std
467
#====================================================================================
468
# PMEM_AWIDTH DMEM_AWIDTH  DBG_EN  DBG_HWBRK_0 DBG_HWBRK_1 DBG_HWBRK_2 DBG_HWBRK_3 MULTIPLIER
469
#     12          10          0         0            0          0            0         1
470
#====================================================================================
471
 
472
 
473
Clock Domain:               dco_clk
474
Period (ns):                68.930
475
Frequency (MHz):            14.507
476
Required Period (ns):       40.000
477
Required Frequency (MHz):   25.000
478
External Setup (ns):        66.686
479
External Hold (ns):         0.000
480
Min Clock-To-Out (ns):      0.000
481
Max Clock-To-Out (ns):      76.255
482
 
483
                            Input to Output
484
Min Delay (ns):             0.000
485
Max Delay (ns):             74.011
486
 
487
 
488
====================================================================================
489
Compile report:
490
===============
491
 
492
    CORE                     Used:   4844
493
Core Information:
494
 
495
    Type    | Instances    | Core tiles
496
    --------|--------------|-----------
497
    COMB    | 4292         | 4292
498
    SEQ     | 552          | 552
499
 
500
 
501
====================================================================================
502
#                            SYNTHESIS DONE
503
#####################################################################################
504
 
505
 
506
#####################################################################################
507
#                            ANALYSIS DONE
508
#####################################################################################
509
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.