OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_avnet_lx9microbard/] [sim/] [rtl_sim/] [src/] [submit.f] - Blame information for rev 202

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 157 olivier.gi
//=============================================================================
2
// Copyright (C) 2001 Authors
3
//
4
// This source file may be used and distributed without restriction provided
5
// that this copyright statement is not removed from the file and that any
6
// derivative work contains the original copyright notice and the associated
7
// disclaimer.
8
//
9
// This source file is free software; you can redistribute it and/or modify
10
// it under the terms of the GNU Lesser General Public License as published
11
// by the Free Software Foundation; either version 2.1 of the License, or
12
// (at your option) any later version.
13
//
14
// This source is distributed in the hope that it will be useful, but WITHOUT
15
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public
17
// License for more details.
18
//
19
// You should have received a copy of the GNU Lesser General Public License
20
// along with this source; if not, write to the Free Software Foundation,
21
// Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301  USA
22
//
23
//-----------------------------------------------------------------------------
24 202 olivier.gi
//
25 157 olivier.gi
// File Name: submit.f
26 202 olivier.gi
//
27 157 olivier.gi
// Author(s):
28
//             - Olivier Girard,    olgirard@gmail.com
29
//
30
//-----------------------------------------------------------------------------
31
// $Rev: 136 $
32
// $LastChangedBy: olivier.girard $
33
// $LastChangedDate: 2012-03-22 22:14:16 +0100 (Thu, 22 Mar 2012) $
34
//=============================================================================
35
 
36
//=============================================================================
37
// Testbench related
38
//=============================================================================
39
 
40
+incdir+../../../bench/verilog/
41
../../../bench/verilog/tb_openMSP430_fpga.v
42
../../../bench/verilog/msp_debug.v
43
../../../bench/verilog/glbl.v
44 167 olivier.gi
../../../bench/verilog/ram_16x8k_dp.v
45
../../../bench/verilog/ram_16x1k_dp.v
46
../../../bench/verilog/ram_dp.v
47
../../../bench/verilog/ram_16x1k_sp.v
48
../../../bench/verilog/ram_sp.v
49 157 olivier.gi
 
50
 
51
//=============================================================================
52
// Xilinx library
53
//=============================================================================
54
+libext+.v
55
 
56 202 olivier.gi
-y /opt/Xilinx/14.4/ISE_DS/ISE/verilog/src/unisims/
57
-y /opt/Xilinx/14.4/ISE_DS/ISE/verilog/src/simprims/
58
-y /opt/Xilinx/14.4/ISE_DS/ISE/verilog/src/XilinxCoreLib/
59 157 olivier.gi
 
60
 
61
//=============================================================================
62
// FPGA Specific modules
63
//=============================================================================
64
 
65
+incdir+../../../rtl/verilog/
66
../../../rtl/verilog/openMSP430_fpga.v
67
../../../rtl/verilog/omsp_system_0.v
68 167 olivier.gi
../../../rtl/verilog/omsp_system_1.v
69 157 olivier.gi
../../../rtl/verilog/io_mux.v
70
../../../rtl/verilog/omsp_uart.v
71
 
72
 
73
//=============================================================================
74
// openMSP430
75
//=============================================================================
76
 
77
+incdir+../../../rtl/verilog/openmsp430/
78
+incdir+../../../rtl/verilog/openmsp430/periph/
79
../../../rtl/verilog/openmsp430/openMSP430.v
80
../../../rtl/verilog/openmsp430/omsp_frontend.v
81
../../../rtl/verilog/openmsp430/omsp_execution_unit.v
82
../../../rtl/verilog/openmsp430/omsp_register_file.v
83
../../../rtl/verilog/openmsp430/omsp_alu.v
84
../../../rtl/verilog/openmsp430/omsp_sfr.v
85
../../../rtl/verilog/openmsp430/omsp_mem_backbone.v
86
../../../rtl/verilog/openmsp430/omsp_clock_module.v
87
../../../rtl/verilog/openmsp430/omsp_dbg.v
88
../../../rtl/verilog/openmsp430/omsp_dbg_hwbrk.v
89
../../../rtl/verilog/openmsp430/omsp_dbg_uart.v
90 162 olivier.gi
../../../rtl/verilog/openmsp430/omsp_dbg_i2c.v
91 157 olivier.gi
../../../rtl/verilog/openmsp430/omsp_watchdog.v
92
../../../rtl/verilog/openmsp430/omsp_multiplier.v
93
../../../rtl/verilog/openmsp430/omsp_sync_reset.v
94
../../../rtl/verilog/openmsp430/omsp_sync_cell.v
95
../../../rtl/verilog/openmsp430/omsp_scan_mux.v
96
../../../rtl/verilog/openmsp430/omsp_and_gate.v
97
../../../rtl/verilog/openmsp430/omsp_wakeup_cell.v
98
../../../rtl/verilog/openmsp430/omsp_clock_gate.v
99
../../../rtl/verilog/openmsp430/omsp_clock_mux.v
100
../../../rtl/verilog/openmsp430/periph/omsp_gpio.v
101
../../../rtl/verilog/openmsp430/periph/omsp_timerA.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.