OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_diligent_s3board/] [sim/] [rtl_sim/] [src/] [submit.f] - Blame information for rev 202

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 olivier.gi
//=============================================================================
2 16 olivier.gi
// Copyright (C) 2001 Authors
3
//
4
// This source file may be used and distributed without restriction provided
5
// that this copyright statement is not removed from the file and that any
6
// derivative work contains the original copyright notice and the associated
7
// disclaimer.
8
//
9
// This source file is free software; you can redistribute it and/or modify
10
// it under the terms of the GNU Lesser General Public License as published
11
// by the Free Software Foundation; either version 2.1 of the License, or
12
// (at your option) any later version.
13
//
14
// This source is distributed in the hope that it will be useful, but WITHOUT
15
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public
17
// License for more details.
18
//
19
// You should have received a copy of the GNU Lesser General Public License
20
// along with this source; if not, write to the Free Software Foundation,
21
// Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301  USA
22
//
23
//-----------------------------------------------------------------------------
24 202 olivier.gi
//
25 16 olivier.gi
// File Name: submit.f
26 202 olivier.gi
//
27 16 olivier.gi
// Author(s):
28
//             - Olivier Girard,    olgirard@gmail.com
29
//
30
//-----------------------------------------------------------------------------
31
// $Rev: 202 $
32
// $LastChangedBy: olivier.girard $
33
// $LastChangedDate: 2015-07-01 23:13:32 +0200 (Wed, 01 Jul 2015) $
34
//=============================================================================
35
 
36
//=============================================================================
37 105 olivier.gi
// Testbench related
38
//=============================================================================
39
 
40
+incdir+../../../bench/verilog/
41
../../../bench/verilog/tb_openMSP430_fpga.v
42
../../../bench/verilog/msp_debug.v
43
../../../bench/verilog/glbl.v
44
 
45
 
46
//=============================================================================
47 2 olivier.gi
// Xilinx library
48
//=============================================================================
49
+libext+.v
50
 
51 202 olivier.gi
-y /opt/Xilinx/14.4/ISE_DS/ISE/verilog/src/unisims/
52
-y /opt/Xilinx/14.4/ISE_DS/ISE/verilog/src/simprims/
53
-y /opt/Xilinx/14.4/ISE_DS/ISE/verilog/src/XilinxCoreLib/
54 2 olivier.gi
 
55
 
56
//=============================================================================
57
// FPGA Specific modules
58
//=============================================================================
59
 
60
+incdir+../../../rtl/verilog/
61
../../../rtl/verilog/openMSP430_fpga.v
62
../../../rtl/verilog/io_mux.v
63
../../../rtl/verilog/driver_7segment.v
64 136 olivier.gi
../../../rtl/verilog/omsp_uart.v
65 2 olivier.gi
../../../rtl/verilog/coregen/ram_8x512_hi.v
66
../../../rtl/verilog/coregen/ram_8x512_lo.v
67
../../../rtl/verilog/coregen/rom_8x2k_hi.v
68
../../../rtl/verilog/coregen/rom_8x2k_lo.v
69
 
70
 
71
//=============================================================================
72
// openMSP430
73
//=============================================================================
74
 
75 26 olivier.gi
+incdir+../../../rtl/verilog/openmsp430/
76 109 olivier.gi
+incdir+../../../rtl/verilog/openmsp430/periph/
77 26 olivier.gi
../../../rtl/verilog/openmsp430/openMSP430.v
78 37 olivier.gi
../../../rtl/verilog/openmsp430/omsp_frontend.v
79
../../../rtl/verilog/openmsp430/omsp_execution_unit.v
80
../../../rtl/verilog/openmsp430/omsp_register_file.v
81
../../../rtl/verilog/openmsp430/omsp_alu.v
82 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_sfr.v
83 37 olivier.gi
../../../rtl/verilog/openmsp430/omsp_mem_backbone.v
84
../../../rtl/verilog/openmsp430/omsp_clock_module.v
85
../../../rtl/verilog/openmsp430/omsp_dbg.v
86
../../../rtl/verilog/openmsp430/omsp_dbg_hwbrk.v
87
../../../rtl/verilog/openmsp430/omsp_dbg_uart.v
88 155 olivier.gi
../../../rtl/verilog/openmsp430/omsp_dbg_i2c.v
89 37 olivier.gi
../../../rtl/verilog/openmsp430/omsp_watchdog.v
90 71 olivier.gi
../../../rtl/verilog/openmsp430/omsp_multiplier.v
91 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_sync_reset.v
92 111 olivier.gi
../../../rtl/verilog/openmsp430/omsp_sync_cell.v
93 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_scan_mux.v
94
../../../rtl/verilog/openmsp430/omsp_and_gate.v
95
../../../rtl/verilog/openmsp430/omsp_wakeup_cell.v
96
../../../rtl/verilog/openmsp430/omsp_clock_gate.v
97
../../../rtl/verilog/openmsp430/omsp_clock_mux.v
98 37 olivier.gi
../../../rtl/verilog/openmsp430/periph/omsp_gpio.v
99
../../../rtl/verilog/openmsp430/periph/omsp_timerA.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.