OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [bootloaders/] [orpmon/] [include/] [eth.h] - Blame information for rev 405

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 marcus.erl
#define ETH_REG_BASE  ETH_BASE 
2
#define ETH_BD_BASE   (ETH_BASE + 0x400)
3 140 julius
#define ETH_TOTAL_BD  32
4 2 marcus.erl
#define ETH_MAXBUF_LEN 0x600
5
 
6 405 julius
#define ETH_TXBD_NUM      8
7
#define ETH_RXBD_NUM      24
8 2 marcus.erl
 
9 140 julius
typedef unsigned int uint;
10
 
11
/* Ethernet configuration registers */
12
typedef struct _oeth_regs {
13
        uint    moder;          /* Mode Register */
14
        uint    int_src;        /* Interrupt Source Register */
15
        uint    int_mask;       /* Interrupt Mask Register */
16
        uint    ipgt;           /* Back to Bak Inter Packet Gap Register */
17
        uint    ipgr1;          /* Non Back to Back Inter Packet Gap Register 1 */
18
        uint    ipgr2;          /* Non Back to Back Inter Packet Gap Register 2 */
19
        uint    packet_len;     /* Packet Length Register (min. and max.) */
20
        uint    collconf;       /* Collision and Retry Configuration Register */
21
        uint    tx_bd_num;      /* Transmit Buffer Descriptor Number Register */
22
        uint    ctrlmoder;      /* Control Module Mode Register */
23
        uint    miimoder;       /* MII Mode Register */
24
        uint    miicommand;     /* MII Command Register */
25
        uint    miiaddress;     /* MII Address Register */
26
        uint    miitx_data;     /* MII Transmit Data Register */
27
        uint    miirx_data;     /* MII Receive Data Register */
28
        uint    miistatus;      /* MII Status Register */
29
        uint    mac_addr0;      /* MAC Individual Address Register 0 */
30
        uint    mac_addr1;      /* MAC Individual Address Register 1 */
31
        uint    hash_addr0;     /* Hash Register 0 */
32
        uint    hash_addr1;     /* Hash Register 1 */
33
} oeth_regs;
34
 
35 2 marcus.erl
/* Ethernet buffer descriptor */
36 140 julius
typedef struct _oeth_bd {
37
        uint    len_status;
38
        uint    addr;           /* Buffer address */
39
} oeth_bd;
40
 
41
 
42
/* Ethernet buffer descriptor */
43 2 marcus.erl
typedef struct _eth_bd {
44
        volatile unsigned long   len_status;     /* Buffer length and status */
45
        volatile unsigned long    addr;          /* Buffer address */
46
} eth_bd;
47
 
48
extern void eth_init (void (*rec)(volatile unsigned char *, int));
49
extern void *eth_get_tx_buf (void);
50
extern void eth_send (void *buf, unsigned long len);
51
extern unsigned long eth_rx (void);
52
extern void eth_halt(void);
53
extern void init_rx_bd_pool(void);
54
extern void init_tx_bd_pool(void);
55 140 julius
extern void eth_int_enable(void);
56
extern void eth_toggle_traffic_mon(void);
57 2 marcus.erl
 
58
/* Tx BD */
59
#define ETH_TX_BD_READY    0x8000 /* Tx BD Ready */
60
#define ETH_TX_BD_IRQ      0x4000 /* Tx BD IRQ Enable */
61
#define ETH_TX_BD_WRAP     0x2000 /* Tx BD Wrap (last BD) */
62
#define ETH_TX_BD_PAD      0x1000 /* Tx BD Pad Enable */
63
#define ETH_TX_BD_CRC      0x0800 /* Tx BD CRC Enable */
64
 
65
#define ETH_TX_BD_UNDERRUN 0x0100 /* Tx BD Underrun Status */
66
#define ETH_TX_BD_RETRY    0x00F0 /* Tx BD Retry Status */
67
#define ETH_TX_BD_RETLIM   0x0008 /* Tx BD Retransmission Limit Status */
68
#define ETH_TX_BD_LATECOL  0x0004 /* Tx BD Late Collision Status */
69
#define ETH_TX_BD_DEFER    0x0002 /* Tx BD Defer Status */
70
#define ETH_TX_BD_CARRIER  0x0001 /* Tx BD Carrier Sense Lost Status */
71
#define ETH_TX_BD_STATS        (ETH_TX_BD_UNDERRUN             | \
72
                                ETH_TX_BD_RETRY                | \
73
                                ETH_TX_BD_RETLIM               | \
74
                                ETH_TX_BD_LATECOL              | \
75
                                ETH_TX_BD_DEFER                | \
76
                                ETH_TX_BD_CARRIER)
77
 
78
/* Rx BD */
79
#define ETH_RX_BD_EMPTY    0x8000 /* Rx BD Empty */
80
#define ETH_RX_BD_IRQ      0x4000 /* Rx BD IRQ Enable */
81
#define ETH_RX_BD_WRAP     0x2000 /* Rx BD Wrap (last BD) */
82
 
83
#define ETH_RX_BD_MISS     0x0080 /* Rx BD Miss Status */
84
#define ETH_RX_BD_OVERRUN  0x0040 /* Rx BD Overrun Status */
85
#define ETH_RX_BD_INVSIMB  0x0020 /* Rx BD Invalid Symbol Status */
86
#define ETH_RX_BD_DRIBBLE  0x0010 /* Rx BD Dribble Nibble Status */
87
#define ETH_RX_BD_TOOLONG  0x0008 /* Rx BD Too Long Status */
88
#define ETH_RX_BD_SHORT    0x0004 /* Rx BD Too Short Frame Status */
89
#define ETH_RX_BD_CRCERR   0x0002 /* Rx BD CRC Error Status */
90
#define ETH_RX_BD_LATECOL  0x0001 /* Rx BD Late Collision Status */
91
#define ETH_RX_BD_STATS        (ETH_RX_BD_MISS                | \
92
                                ETH_RX_BD_OVERRUN              | \
93
                                ETH_RX_BD_INVSIMB              | \
94
                                ETH_RX_BD_DRIBBLE              | \
95
                                ETH_RX_BD_TOOLONG              | \
96
                                ETH_RX_BD_SHORT                | \
97
                                ETH_RX_BD_CRCERR               | \
98
                                ETH_RX_BD_LATECOL)
99
 
100
/* Register space */
101
#define ETH_MODER      0x00     /* Mode Register */
102
#define ETH_INT        0x04     /* Interrupt Source Register */
103
#define ETH_INT_MASK   0x08 /* Interrupt Mask Register */
104
#define ETH_IPGT       0x0C /* Back to Bak Inter Packet Gap Register */
105
#define ETH_IPGR1      0x10 /* Non Back to Back Inter Packet Gap Register 1 */
106
#define ETH_IPGR2      0x14 /* Non Back to Back Inter Packet Gap Register 2 */
107
#define ETH_PACKETLEN  0x18 /* Packet Length Register (min. and max.) */
108
#define ETH_COLLCONF   0x1C /* Collision and Retry Configuration Register */
109
#define ETH_TX_BD_NUM  0x20 /* Transmit Buffer Descriptor Number Register */
110
#define ETH_CTRLMODER  0x24 /* Control Module Mode Register */
111
#define ETH_MIIMODER   0x28 /* MII Mode Register */
112
#define ETH_MIICOMMAND 0x2C /* MII Command Register */
113
#define ETH_MIIADDRESS 0x30 /* MII Address Register */
114
#define ETH_MIITX_DATA 0x34 /* MII Transmit Data Register */
115
#define ETH_MIIRX_DATA 0x38 /* MII Receive Data Register */
116
#define ETH_MIISTATUS  0x3C /* MII Status Register */
117
#define ETH_MAC_ADDR0  0x40 /* MAC Individual Address Register 0 */
118
#define ETH_MAC_ADDR1  0x44 /* MAC Individual Address Register 1 */
119
#define ETH_HASH_ADDR0 0x48 /* Hash Register 0 */
120
#define ETH_HASH_ADDR1 0x4C /* Hash Register 1 */
121
 
122
/* MODER Register */
123
#define ETH_MODER_RXEN     0x00000001 /* Receive Enable  */
124
#define ETH_MODER_TXEN     0x00000002 /* Transmit Enable */
125
#define ETH_MODER_NOPRE    0x00000004 /* No Preamble  */
126
#define ETH_MODER_BRO      0x00000008 /* Reject Broadcast */
127
#define ETH_MODER_IAM      0x00000010 /* Use Individual Hash */
128
#define ETH_MODER_PRO      0x00000020 /* Promiscuous (receive all) */
129
#define ETH_MODER_IFG      0x00000040 /* Min. IFG not required */
130
#define ETH_MODER_LOOPBCK  0x00000080 /* Loop Back */
131
#define ETH_MODER_NOBCKOF  0x00000100 /* No Backoff */
132
#define ETH_MODER_EXDFREN  0x00000200 /* Excess Defer */
133
#define ETH_MODER_FULLD    0x00000400 /* Full Duplex */
134
#define ETH_MODER_RST      0x00000800 /* Reset MAC */
135
#define ETH_MODER_DLYCRCEN 0x00001000 /* Delayed CRC Enable */
136
#define ETH_MODER_CRCEN    0x00002000 /* CRC Enable */
137
#define ETH_MODER_HUGEN    0x00004000 /* Huge Enable */
138
#define ETH_MODER_PAD      0x00008000 /* Pad Enable */
139
#define ETH_MODER_RECSMALL 0x00010000 /* Receive Small */
140
 
141
/* Interrupt Source Register */
142
#define ETH_INT_TXB        0x00000001 /* Transmit Buffer IRQ */
143
#define ETH_INT_TXE        0x00000002 /* Transmit Error IRQ */
144
#define ETH_INT_RXF        0x00000004 /* Receive Frame IRQ */
145
#define ETH_INT_RXE        0x00000008 /* Receive Error IRQ */
146
#define ETH_INT_BUSY       0x00000010 /* Busy IRQ */
147
#define ETH_INT_TXC        0x00000020 /* Transmit Control Frame IRQ */
148
#define ETH_INT_RXC        0x00000040 /* Received Control Frame IRQ */
149
 
150
/* Interrupt Mask Register */
151
#define ETH_INT_MASK_TXB   0x00000001 /* Transmit Buffer IRQ Mask */
152
#define ETH_INT_MASK_TXE   0x00000002 /* Transmit Error IRQ Mask */
153
#define ETH_INT_MASK_RXF   0x00000004 /* Receive Frame IRQ Mask */
154
#define ETH_INT_MASK_RXE   0x00000008 /* Receive Error IRQ Mask */
155
#define ETH_INT_MASK_BUSY  0x00000010 /* Busy IRQ Mask */
156
#define ETH_INT_MASK_TXC   0x00000020 /* Transmit Control Frame IRQ Mask */
157
#define ETH_INT_MASK_RXC   0x00000040 /* Received Control Frame IRQ Mask */
158
 
159
/* Control Module Mode Register */
160
#define ETH_CTRLMODER_PASSALL 0x00000001 /* Pass Control Frames */
161
#define ETH_CTRLMODER_RXFLOW  0x00000002 /* Receive Control Flow Enable */
162
#define ETH_CTRLMODER_TXFLOW  0x00000004 /* Transmit Control Flow Enable */
163
 
164
/* MII Mode Register */
165
#define ETH_MIIMODER_CLKDIV   0x000000FF /* Clock Divider */
166
#define ETH_MIIMODER_NOPRE    0x00000100 /* No Preamble */
167
#define ETH_MIIMODER_RST      0x00000200 /* MIIM Reset */
168
 
169
/* MII Command Register */
170
#define ETH_MIICOMMAND_SCANSTAT  0x00000001 /* Scan Status */
171
#define ETH_MIICOMMAND_RSTAT     0x00000002 /* Read Status */
172
#define ETH_MIICOMMAND_WCTRLDATA 0x00000004 /* Write Control Data */
173
 
174
/* MII Address Register */
175
#define ETH_MIIADDRESS_FIAD 0x0000001F /* PHY Address */
176
#define ETH_MIIADDRESS_RGAD 0x00001F00 /* RGAD Address */
177
 
178
/* MII Status Register */
179
#define ETH_MIISTATUS_LINKFAIL 0x00000001 /* Link Fail */
180
#define ETH_MIISTATUS_BUSY     0x00000002 /* MII Busy */
181
#define ETH_MIISTATUS_NVALID   0x00000004 /* Data in MII Status Register is invalid */
182
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.