OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [actel/] [ordb1a3pe1500/] [backend/] [rtl/] [verilog/] [reset_buffer.v] - Blame information for rev 408

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 408 julius
`timescale 1 ns/100 ps
2
// Version: 8.6 8.6.0.34
3
 
4
 
5
module reset_buffer(GL,CLK);
6
output GL;
7
input  CLK;
8
 
9
    wire CLKP, GND;
10
 
11
    GND GND_1_net(.Y(GND));
12
    PLLINT pllint1(.A(CLK), .Y(CLKP));
13
    CLKDLY Inst1(.CLK(CLKP), .GL(GL), .DLYGL0(GND), .DLYGL1(GND),
14
        .DLYGL2(GND), .DLYGL3(GND), .DLYGL4(GND));
15
 
16
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.