OpenCores
URL https://opencores.org/ocsvn/ps2_keyboard_interface/ps2_keyboard_interface/trunk

Subversion Repositories ps2_keyboard_interface

[/] [ps2_keyboard_interface/] [Keyboard_Controller.twr] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 OmarMokhta
--------------------------------------------------------------------------------
2
Release 12.3 Trace  (lin64)
3
Copyright (c) 1995-2010 Xilinx, Inc.  All rights reserved.
4
 
5
/home/omar/ISE_DS/ISE/bin/lin64/unwrapped/trce -intstyle ise -v 3 -s 5 -n 3
6
-fastpaths -xml Keyboard_Controller.twx Keyboard_Controller.ncd -o
7
Keyboard_Controller.twr Keyboard_Controller.pcf -ucf Keyboard_Controller.ucf
8
 
9
Design file:              Keyboard_Controller.ncd
10
Physical constraint file: Keyboard_Controller.pcf
11
Device,package,speed:     xc3s200,ft256,-5 (PRODUCTION 1.39 2010-09-15)
12
Report level:             verbose report
13
 
14
Environment Variable      Effect
15
--------------------      ------
16
NONE                      No environment variables were set
17
--------------------------------------------------------------------------------
18
 
19
INFO:Timing:2698 - No timing constraints found, doing default enumeration.
20
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths
21
   option. All paths that are not constrained will be reported in the
22
   unconstrained paths section(s) of the report.
23
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on
24
   a 50 Ohm transmission line loading model.  For the details of this model,
25
   and for more information on accounting for different loading conditions,
26
   please see the device datasheet.
27
INFO:Timing:3390 - This architecture does not support a default System Jitter
28
   value, please add SYSTEM_JITTER constraint to the UCF to modify the Clock
29
   Uncertainty calculation.
30
INFO:Timing:3389 - This architecture does not support 'Discrete Jitter' and
31
   'Phase Error' calculations, these terms will be zero in the Clock
32
   Uncertainty calculation.  Please make appropriate modification to
33
   SYSTEM_JITTER to account for the unsupported Discrete Jitter and Phase
34
   Error.
35
 
36
 
37
 
38
Data Sheet report:
39
-----------------
40
All values displayed in nanoseconds (ns)
41
 
42
Setup/Hold to clock Clk
43
------------+------------+------------+------------------+--------+
44
            |Max Setup to|Max Hold to |                  | Clock  |
45
Source      | clk (edge) | clk (edge) |Internal Clock(s) | Phase  |
46
------------+------------+------------+------------------+--------+
47
DataIn      |   -1.282(F)|    2.962(F)|Clk_BUFGP         |   0.000|
48
------------+------------+------------+------------------+--------+
49
 
50
Clock Clk to Pad
51
------------+------------+------------------+--------+
52
            | clk (edge) |                  | Clock  |
53
Destination |   to PAD   |Internal Clock(s) | Phase  |
54
------------+------------+------------------+--------+
55
Segments<0> |   15.527(F)|Clk_BUFGP         |   0.000|
56
Segments<1> |   15.547(F)|Clk_BUFGP         |   0.000|
57
Segments<2> |   14.902(F)|Clk_BUFGP         |   0.000|
58
Segments<3> |   14.832(F)|Clk_BUFGP         |   0.000|
59
Segments<4> |   14.881(F)|Clk_BUFGP         |   0.000|
60
Segments<5> |   15.667(F)|Clk_BUFGP         |   0.000|
61
Segments<6> |   14.621(F)|Clk_BUFGP         |   0.000|
62
pressed<0>  |   11.811(F)|Clk_BUFGP         |   0.000|
63
pressed<1>  |   10.757(F)|Clk_BUFGP         |   0.000|
64
pressed<2>  |   11.797(F)|Clk_BUFGP         |   0.000|
65
pressed<3>  |   11.135(F)|Clk_BUFGP         |   0.000|
66
pressed<4>  |   11.133(F)|Clk_BUFGP         |   0.000|
67
pressed<5>  |   10.677(F)|Clk_BUFGP         |   0.000|
68
pressed<6>  |   10.652(F)|Clk_BUFGP         |   0.000|
69
pressed<7>  |   10.781(F)|Clk_BUFGP         |   0.000|
70
------------+------------+------------------+--------+
71
 
72
Clock Clk2 to Pad
73
------------+------------+------------------+--------+
74
            | clk (edge) |                  | Clock  |
75
Destination |   to PAD   |Internal Clock(s) | Phase  |
76
------------+------------+------------------+--------+
77
Enables<0>  |   10.006(R)|Clk2_BUFGP        |   0.000|
78
Enables<1>  |    9.793(R)|Clk2_BUFGP        |   0.000|
79
Enables<2>  |    9.495(R)|Clk2_BUFGP        |   0.000|
80
Enables<3>  |   10.361(R)|Clk2_BUFGP        |   0.000|
81
Segments<0> |   12.189(R)|Clk2_BUFGP        |   0.000|
82
Segments<1> |   12.586(R)|Clk2_BUFGP        |   0.000|
83
Segments<2> |   11.867(R)|Clk2_BUFGP        |   0.000|
84
Segments<3> |   11.528(R)|Clk2_BUFGP        |   0.000|
85
Segments<4> |   11.497(R)|Clk2_BUFGP        |   0.000|
86
Segments<5> |   12.433(R)|Clk2_BUFGP        |   0.000|
87
Segments<6> |   11.330(R)|Clk2_BUFGP        |   0.000|
88
------------+------------+------------------+--------+
89
 
90
Clock to Setup on destination clock Clk
91
---------------+---------+---------+---------+---------+
92
               | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
93
Source Clock   |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
94
---------------+---------+---------+---------+---------+
95
Clk            |         |         |         |    3.763|
96
---------------+---------+---------+---------+---------+
97
 
98
Clock to Setup on destination clock Clk2
99
---------------+---------+---------+---------+---------+
100
               | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
101
Source Clock   |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
102
---------------+---------+---------+---------+---------+
103
Clk2           |    3.314|         |         |         |
104
---------------+---------+---------+---------+---------+
105
 
106
 
107
Analysis completed Fri Dec  3 00:08:32 2010
108
--------------------------------------------------------------------------------
109
 
110
Trace Settings:
111
-------------------------
112
Trace Settings
113
 
114
Peak Memory Usage: 208 MB
115
 
116
 
117
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.