OpenCores
URL https://opencores.org/ocsvn/robust_axi_fabric/robust_axi_fabric/trunk

Subversion Repositories robust_axi_fabric

[/] [robust_axi_fabric/] [trunk/] [src/] [base/] [ic_registry_wr.v] - Blame information for rev 19

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 7 eyalhoc
<##//////////////////////////////////////////////////////////////////
2
////                                                             ////
3
////  Author: Eyal Hochberg                                      ////
4
////          eyal@provartec.com                                 ////
5
////                                                             ////
6
////  Downloaded from: http://www.opencores.org                  ////
7
/////////////////////////////////////////////////////////////////////
8
////                                                             ////
9
//// Copyright (C) 2010 Provartec LTD                            ////
10
//// www.provartec.com                                           ////
11
//// info@provartec.com                                          ////
12
////                                                             ////
13
//// This source file may be used and distributed without        ////
14
//// restriction provided that this copyright statement is not   ////
15
//// removed from the file and that any derivative work contains ////
16
//// the original copyright notice and the associated disclaimer.////
17
////                                                             ////
18
//// This source file is free software; you can redistribute it  ////
19
//// and/or modify it under the terms of the GNU Lesser General  ////
20
//// Public License as published by the Free Software Foundation.////
21
////                                                             ////
22
//// This source is distributed in the hope that it will be      ////
23
//// useful, but WITHOUT ANY WARRANTY; without even the implied  ////
24
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR     ////
25
//// PURPOSE.  See the GNU Lesser General Public License for more////
26
//// details. http://www.gnu.org/licenses/lgpl.html              ////
27
////                                                             ////
28
//////////////////////////////////////////////////////////////////##>
29
 
30 2 eyalhoc
OUTFILE PREFIX_ic_registry_wr.v
31 7 eyalhoc
 
32 2 eyalhoc
ITER MX
33
ITER SX
34
 
35
module PREFIX_ic_registry_wr(PORTS);
36
 
37
 
38
 
39
   input                            clk;
40
   input                            reset;
41
 
42
   port                             MMX_AWGROUP_IC_AXI_CMD;
43
 
44 16 eyalhoc
   input [ID_BITS-1:0]              MMX_WID;
45 2 eyalhoc
   input                            MMX_WVALID;
46
   input                            MMX_WREADY;
47
   input                            MMX_WLAST;
48 16 eyalhoc
   output [SLV_BITS-1:0]            MMX_WSLV;
49 2 eyalhoc
   output                           MMX_WOK;
50
 
51
   input                            SSX_AWVALID;
52
   input                            SSX_AWREADY;
53 16 eyalhoc
   input [MSTR_BITS-1:0]            SSX_AWMSTR;
54 2 eyalhoc
   input                            SSX_WVALID;
55
   input                            SSX_WREADY;
56
   input                            SSX_WLAST;
57
 
58
 
59 16 eyalhoc
   wire                             AWmatch_MMX_IDGROUP_MMX_ID.IDX;
60
   wire                             Wmatch_MMX_IDGROUP_MMX_ID.IDX;
61 2 eyalhoc
 
62
   wire                             cmd_push_MMX;
63 16 eyalhoc
   wire                             cmd_push_MMX_IDGROUP_MMX_ID.IDX;
64 2 eyalhoc
 
65
   wire                             cmd_pop_MMX;
66 16 eyalhoc
   wire                             cmd_pop_MMX_IDGROUP_MMX_ID.IDX;
67 2 eyalhoc
 
68 16 eyalhoc
   wire [SLV_BITS-1:0]              slave_in_MMX_IDGROUP_MMX_ID.IDX;
69
   wire [SLV_BITS-1:0]              slave_out_MMX_IDGROUP_MMX_ID.IDX;
70
   wire                             slave_empty_MMX_IDGROUP_MMX_ID.IDX;
71
   wire                             slave_full_MMX_IDGROUP_MMX_ID.IDX;
72 2 eyalhoc
 
73
   wire                             cmd_push_SSX;
74
   wire                             cmd_pop_SSX;
75 16 eyalhoc
   wire [MSTR_BITS-1:0]             master_in_SSX;
76
   wire [MSTR_BITS-1:0]             master_out_SSX;
77 2 eyalhoc
   wire                             master_empty_SSX;
78
   wire                             master_full_SSX;
79
 
80 16 eyalhoc
   reg [SLV_BITS-1:0]               MMX_WSLV;
81 2 eyalhoc
   reg                              MMX_WOK;
82
 
83
 
84
 
85
 
86 19 eyalhoc
   assign                           AWmatch_MMX_IDGROUP_MMX_ID.IDX  = MMX_AWID == ID_BITS'bADD_IDGROUP_MMX_ID;
87 2 eyalhoc
 
88 19 eyalhoc
   assign                           Wmatch_MMX_IDGROUP_MMX_ID.IDX   = MMX_WID == ID_BITS'bADD_IDGROUP_MMX_ID;
89 2 eyalhoc
 
90
 
91
   assign                           cmd_push_MMX           = MMX_AWVALID & MMX_AWREADY;
92 16 eyalhoc
   assign                           cmd_push_MMX_IDGROUP_MMX_ID.IDX = cmd_push_MMX & AWmatch_MMX_IDGROUP_MMX_ID.IDX;
93 2 eyalhoc
   assign                           cmd_pop_MMX            = MMX_WVALID & MMX_WREADY & MMX_WLAST;
94 16 eyalhoc
   assign                           cmd_pop_MMX_IDGROUP_MMX_ID.IDX  = cmd_pop_MMX & Wmatch_MMX_IDGROUP_MMX_ID.IDX;
95 2 eyalhoc
 
96
   assign                           cmd_push_SSX           = SSX_AWVALID & SSX_AWREADY;
97
   assign                           cmd_pop_SSX            = SSX_WVALID & SSX_WREADY & SSX_WLAST;
98
   assign                           master_in_SSX          = SSX_AWMSTR;
99
 
100 16 eyalhoc
   assign                           slave_in_MMX_IDGROUP_MMX_ID.IDX = MMX_AWSLV;
101 2 eyalhoc
 
102
 
103
   LOOP MX
104 16 eyalhoc
   always @(*)
105 2 eyalhoc
     begin
106 19 eyalhoc
        case (MMX_WID)
107
          ID_BITS'bADD_IDGROUP_MMX_ID : MMX_WSLV = slave_out_MMX_IDGROUP_MMX_ID.IDX;
108 2 eyalhoc
          default : MMX_WSLV = SERR;
109
        endcase
110
     end
111
 
112 16 eyalhoc
   always @(*)
113 2 eyalhoc
     begin
114
        case (MMX_WSLV)
115 16 eyalhoc
          SLV_BITS'dSX : MMX_WOK = master_out_SSX == MSTR_BITS'dMX;
116 2 eyalhoc
          default : MMX_WOK = 1'b0;
117
        endcase
118
     end
119
 
120
   ENDLOOP MX
121
 
122
LOOP MX
123 16 eyalhoc
 LOOP IX GROUP_MMX_ID.NUM
124 2 eyalhoc
   prgen_fifo #(SLV_BITS, CMD_DEPTH)
125 16 eyalhoc
   slave_fifo_MMX_IDIX(
126
                       .clk(clk),
127
                       .reset(reset),
128
                       .push(cmd_push_MMX_IDIX),
129
                       .pop(cmd_pop_MMX_IDIX),
130
                       .din(slave_in_MMX_IDIX),
131
                       .dout(slave_out_MMX_IDIX),
132
                       .empty(slave_empty_MMX_IDIX),
133
                       .full(slave_full_MMX_IDIX)
134
                       );
135 2 eyalhoc
 
136 16 eyalhoc
 ENDLOOP IX
137
ENDLOOP MX
138 2 eyalhoc
 
139
 
140
 
141 16 eyalhoc
LOOP SX
142 18 eyalhoc
   prgen_fifo #(MSTR_BITS, 32) //TBD SLV_DEPTH
143 2 eyalhoc
   master_fifo_SSX(
144
                   .clk(clk),
145
                   .reset(reset),
146
                   .push(cmd_push_SSX),
147
                   .pop(cmd_pop_SSX),
148
                   .din(master_in_SSX),
149
                   .dout(master_out_SSX),
150
                   .empty(master_empty_SSX),
151
                   .full(master_full_SSX)
152
                   );
153
 
154 16 eyalhoc
ENDLOOP SX
155 2 eyalhoc
 
156
endmodule
157
 
158
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.