OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [lattice.com/] [fpgas/] [ip/] [iceskate/] [sim/] [testbenches/] [xml/] [fpgas_iceskate_default_tb.xml] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
2
30
31
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
35
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
36
lattice.com
37
fpgas
38
iceskate
39
default_tb
40
 
41
 
42
 
43
 
44
 
45
46
 
47
48
  gen_verilog
49
  104.0
50
  none
51
  :*common:*
52
  tools/verilog/gen_verilog
53
    
54
    
55
      destination
56
      iceskate_default_tb
57
    
58
  
59
60
 
61
 
62
 
63
64
 
65
 
66
 
67
 
68
 
69
70
 
71
 
72
 
73
 
74
  
75
 
76
 
77
 
78
   
79
     Dut
80
81
   
82
 
83
 
84
 
85
  
86
 
87
 
88
 
89
 
90
 
91
 
92
 
93
 
94
       
95
 
96
 
97
 
98
              
99
              Dut
100
              :*Simulation:*
101
              Dut
102
              
103
 
104
 
105
 
106
 
107
              
108
              icarus
109
              
110
              
111
                                   ipxact:library="Testbench"
112
                                   ipxact:name="toolflow"
113
                                   ipxact:version="icarus"/>
114
              
115
              
116
 
117
 
118
 
119
 
120
              
121
              common:*common:*
122
              Verilog
123
              
124
                     
125
                            fs-common
126
                     
127
              
128
 
129
 
130
              
131
              sim:*Simulation:*
132
              Verilog
133
              
134
                     
135
                            fs-sim
136
                     
137
              
138
 
139
              
140
              lint:*Lint:*
141
              Verilog
142
              
143
                     
144
                            fs-lint
145
                     
146
              
147
 
148
      
149
 
150
 
151
 
152
153
 
154
 
155
 
156
  
157
 
158
 
159
 
160
    
161
      fs-common
162
 
163
 
164
      
165
        
166
        ../verilog/tb.ext
167
        verilogSourcefragment
168
      
169
 
170
 
171
 
172
    
173
 
174
 
175
 
176
 
177
    
178
      fs-sim
179
 
180
      
181
        
182
        ../verilog/common/iceskate_default_tb
183
        verilogSourcemodule
184
      
185
 
186
    
187
 
188
 
189
 
190
 
191
 
192
 
193
 
194
  
195
 
196
 
197
 
198
199
 
200
 
201
 
202
 
203
 
204
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.