OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [doc/] [sym/] [micro_bus_def.sym] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
v 20100214 1
2
B 300 0  5800 6900 3 60 0 0 -1 -1 0 -1 -1 -1 -1 -1
3
T 400 7050   5 10 1 1 0 0 1 1
4
device=micro_bus_def
5
T 400 7250 5 10 1 1 0 0 1 1
6
refdes=U?
7
T 400 7400    0 10 0 1 0 0 1 1
8
vendor=opencores.org
9
T 400 7400    0 10 0 1 0 0 1 1
10
library=logic
11
T 400 7400    0 10 0 1 0 0 1 1
12
component=micro_bus
13
T 400 7400    0 10 0 1 0 0 1 1
14
version=def
15
P 300 200 0 200 10 1 1
16
{
17
T 400 200 5 10 1 1 0 1 1 1
18
pinnumber=wdata_in[7:0]
19
T 400 200 5 10 0 1 0 1 1 1
20
pinseq=1
21
}
22
P 300 400 0 400 10 1 1
23
{
24
T 400 400 5 10 1 1 0 1 1 1
25
pinnumber=sh_prog_rom_mem_rdata[15:0]
26
T 400 400 5 10 0 1 0 1 1 1
27
pinseq=2
28
}
29
P 300 600 0 600 10 1 1
30
{
31
T 400 600 5 10 1 1 0 1 1 1
32
pinnumber=prog_rom_mem_rdata[15:0]
33
T 400 600 5 10 0 1 0 1 1 1
34
pinseq=3
35
}
36
P 300 800 0 800 10 1 1
37
{
38
T 400 800 5 10 1 1 0 1 1 1
39
pinnumber=mem_wait[1:0]
40
T 400 800 5 10 0 1 0 1 1 1
41
pinseq=4
42
}
43
P 300 1000 0 1000 10 1 1
44
{
45
T 400 1000 5 10 1 1 0 1 1 1
46
pinnumber=mem_rdata[15:0]
47
T 400 1000 5 10 0 1 0 1 1 1
48
pinseq=5
49
}
50
P 300 1200 0 1200 10 1 1
51
{
52
T 400 1200 5 10 1 1 0 1 1 1
53
pinnumber=io_reg_rdata[15:0]
54
T 400 1200 5 10 0 1 0 1 1 1
55
pinseq=6
56
}
57
P 300 1400 0 1400 10 1 1
58
{
59
T 400 1400 5 10 1 1 0 1 1 1
60
pinnumber=ext_mem_rdata[15:0]
61
T 400 1400 5 10 0 1 0 1 1 1
62
pinseq=7
63
}
64
P 300 1600 0 1600 10 1 1
65
{
66
T 400 1600 5 10 1 1 0 1 1 1
67
pinnumber=data_rdata[15:0]
68
T 400 1600 5 10 0 1 0 1 1 1
69
pinseq=8
70
}
71
P 300 1800 0 1800 10 1 1
72
{
73
T 400 1800 5 10 1 1 0 1 1 1
74
pinnumber=addr_in[15:0]
75
T 400 1800 5 10 0 1 0 1 1 1
76
pinseq=9
77
}
78
P 300 2000 0 2000 4 0 1
79
{
80
T 400 2000 5 10 1 1 0 1 1 1
81
pinnumber=wr_in
82
T 400 2000 5 10 0 1 0 1 1 1
83
pinseq=10
84
}
85
P 300 2200 0 2200 4 0 1
86
{
87
T 400 2200 5 10 1 1 0 1 1 1
88
pinnumber=reset
89
T 400 2200 5 10 0 1 0 1 1 1
90
pinseq=11
91
}
92
P 300 2400 0 2400 4 0 1
93
{
94
T 400 2400 5 10 1 1 0 1 1 1
95
pinnumber=rd_in
96
T 400 2400 5 10 0 1 0 1 1 1
97
pinseq=12
98
}
99
P 300 2600 0 2600 4 0 1
100
{
101
T 400 2600 5 10 1 1 0 1 1 1
102
pinnumber=io_reg_wait
103
T 400 2600 5 10 0 1 0 1 1 1
104
pinseq=13
105
}
106
P 300 2800 0 2800 4 0 1
107
{
108
T 400 2800 5 10 1 1 0 1 1 1
109
pinnumber=ext_mem_wait
110
T 400 2800 5 10 0 1 0 1 1 1
111
pinseq=14
112
}
113
P 300 3000 0 3000 4 0 1
114
{
115
T 400 3000 5 10 1 1 0 1 1 1
116
pinnumber=clk
117
T 400 3000 5 10 0 1 0 1 1 1
118
pinseq=15
119
}
120
P 6100 200 6400 200 10 1 1
121
{
122
T 6000 200 5  10 1 1 0 7 1 1
123
pinnumber=sh_prog_rom_mem_wdata[15:0]
124
T 6000 200 5  10 0 1 0 7 1 1
125
pinseq=16
126
}
127
P 6100 400 6400 400 10 1 1
128
{
129
T 6000 400 5  10 1 1 0 7 1 1
130
pinnumber=sh_prog_rom_mem_addr[11:0]
131
T 6000 400 5  10 0 1 0 7 1 1
132
pinseq=17
133
}
134
P 6100 600 6400 600 10 1 1
135
{
136
T 6000 600 5  10 1 1 0 7 1 1
137
pinnumber=rdata_out[15:0]
138
T 6000 600 5  10 0 1 0 7 1 1
139
pinseq=18
140
}
141
P 6100 800 6400 800 10 1 1
142
{
143
T 6000 800 5  10 1 1 0 7 1 1
144
pinnumber=prog_rom_mem_wdata[15:0]
145
T 6000 800 5  10 0 1 0 7 1 1
146
pinseq=19
147
}
148
P 6100 1000 6400 1000 10 1 1
149
{
150
T 6000 1000 5  10 1 1 0 7 1 1
151
pinnumber=prog_rom_mem_addr[11:0]
152
T 6000 1000 5  10 0 1 0 7 1 1
153
pinseq=20
154
}
155
P 6100 1200 6400 1200 10 1 1
156
{
157
T 6000 1200 5  10 1 1 0 7 1 1
158
pinnumber=mem_wdata[15:0]
159
T 6000 1200 5  10 0 1 0 7 1 1
160
pinseq=21
161
}
162
P 6100 1400 6400 1400 10 1 1
163
{
164
T 6000 1400 5  10 1 1 0 7 1 1
165
pinnumber=mem_addr[15:0]
166
T 6000 1400 5  10 0 1 0 7 1 1
167
pinseq=22
168
}
169
P 6100 1600 6400 1600 10 1 1
170
{
171
T 6000 1600 5  10 1 1 0 7 1 1
172
pinnumber=io_reg_wdata[7:0]
173
T 6000 1600 5  10 0 1 0 7 1 1
174
pinseq=23
175
}
176
P 6100 1800 6400 1800 10 1 1
177
{
178
T 6000 1800 5  10 1 1 0 7 1 1
179
pinnumber=io_reg_addr[7:0]
180
T 6000 1800 5  10 0 1 0 7 1 1
181
pinseq=24
182
}
183
P 6100 2000 6400 2000 10 1 1
184
{
185
T 6000 2000 5  10 1 1 0 7 1 1
186
pinnumber=ext_mem_wdata[15:0]
187
T 6000 2000 5  10 0 1 0 7 1 1
188
pinseq=25
189
}
190
P 6100 2200 6400 2200 10 1 1
191
{
192
T 6000 2200 5  10 1 1 0 7 1 1
193
pinnumber=ext_mem_addr[13:0]
194
T 6000 2200 5  10 0 1 0 7 1 1
195
pinseq=26
196
}
197
P 6100 2400 6400 2400 10 1 1
198
{
199
T 6000 2400 5  10 1 1 0 7 1 1
200
pinnumber=data_wdata[15:0]
201
T 6000 2400 5  10 0 1 0 7 1 1
202
pinseq=27
203
}
204
P 6100 2600 6400 2600 10 1 1
205
{
206
T 6000 2600 5  10 1 1 0 7 1 1
207
pinnumber=data_be[1:0]
208
T 6000 2600 5  10 0 1 0 7 1 1
209
pinseq=28
210
}
211
P 6100 2800 6400 2800 10 1 1
212
{
213
T 6000 2800 5  10 1 1 0 7 1 1
214
pinnumber=data_addr[11:1]
215
T 6000 2800 5  10 0 1 0 7 1 1
216
pinseq=29
217
}
218
P 6100 3000 6400 3000 4 0 1
219
{
220
T 6000 3000 5  10 1 1 0 7 1 1
221
pinnumber=sh_prog_rom_mem_wr
222
T 6100 3000 5  10 0 1 0 7 1 1
223
pinseq=30
224
}
225
P 6100 3200 6400 3200 4 0 1
226
{
227
T 6000 3200 5  10 1 1 0 7 1 1
228
pinnumber=sh_prog_rom_mem_rd
229
T 6100 3200 5  10 0 1 0 7 1 1
230
pinseq=31
231
}
232
P 6100 3400 6400 3400 4 0 1
233
{
234
T 6000 3400 5  10 1 1 0 7 1 1
235
pinnumber=sh_prog_rom_mem_cs
236
T 6100 3400 5  10 0 1 0 7 1 1
237
pinseq=32
238
}
239
P 6100 3600 6400 3600 4 0 1
240
{
241
T 6000 3600 5  10 1 1 0 7 1 1
242
pinnumber=prog_rom_mem_wr
243
T 6100 3600 5  10 0 1 0 7 1 1
244
pinseq=33
245
}
246
P 6100 3800 6400 3800 4 0 1
247
{
248
T 6000 3800 5  10 1 1 0 7 1 1
249
pinnumber=prog_rom_mem_rd
250
T 6100 3800 5  10 0 1 0 7 1 1
251
pinseq=34
252
}
253
P 6100 4000 6400 4000 4 0 1
254
{
255
T 6000 4000 5  10 1 1 0 7 1 1
256
pinnumber=prog_rom_mem_cs
257
T 6100 4000 5  10 0 1 0 7 1 1
258
pinseq=35
259
}
260
P 6100 4200 6400 4200 4 0 1
261
{
262
T 6000 4200 5  10 1 1 0 7 1 1
263
pinnumber=mem_wr
264
T 6100 4200 5  10 0 1 0 7 1 1
265
pinseq=36
266
}
267
P 6100 4400 6400 4400 4 0 1
268
{
269
T 6000 4400 5  10 1 1 0 7 1 1
270
pinnumber=mem_rd
271
T 6100 4400 5  10 0 1 0 7 1 1
272
pinseq=37
273
}
274
P 6100 4600 6400 4600 4 0 1
275
{
276
T 6000 4600 5  10 1 1 0 7 1 1
277
pinnumber=mem_cs
278
T 6100 4600 5  10 0 1 0 7 1 1
279
pinseq=38
280
}
281
P 6100 4800 6400 4800 4 0 1
282
{
283
T 6000 4800 5  10 1 1 0 7 1 1
284
pinnumber=io_reg_wr
285
T 6100 4800 5  10 0 1 0 7 1 1
286
pinseq=39
287
}
288
P 6100 5000 6400 5000 4 0 1
289
{
290
T 6000 5000 5  10 1 1 0 7 1 1
291
pinnumber=io_reg_rd
292
T 6100 5000 5  10 0 1 0 7 1 1
293
pinseq=40
294
}
295
P 6100 5200 6400 5200 4 0 1
296
{
297
T 6000 5200 5  10 1 1 0 7 1 1
298
pinnumber=io_reg_cs
299
T 6100 5200 5  10 0 1 0 7 1 1
300
pinseq=41
301
}
302
P 6100 5400 6400 5400 4 0 1
303
{
304
T 6000 5400 5  10 1 1 0 7 1 1
305
pinnumber=ext_mem_wr
306
T 6100 5400 5  10 0 1 0 7 1 1
307
pinseq=42
308
}
309
P 6100 5600 6400 5600 4 0 1
310
{
311
T 6000 5600 5  10 1 1 0 7 1 1
312
pinnumber=ext_mem_rd
313
T 6100 5600 5  10 0 1 0 7 1 1
314
pinseq=43
315
}
316
P 6100 5800 6400 5800 4 0 1
317
{
318
T 6000 5800 5  10 1 1 0 7 1 1
319
pinnumber=ext_mem_cs
320
T 6100 5800 5  10 0 1 0 7 1 1
321
pinseq=44
322
}
323
P 6100 6000 6400 6000 4 0 1
324
{
325
T 6000 6000 5  10 1 1 0 7 1 1
326
pinnumber=enable
327
T 6100 6000 5  10 0 1 0 7 1 1
328
pinseq=45
329
}
330
P 6100 6200 6400 6200 4 0 1
331
{
332
T 6000 6200 5  10 1 1 0 7 1 1
333
pinnumber=data_wr
334
T 6100 6200 5  10 0 1 0 7 1 1
335
pinseq=46
336
}
337
P 6100 6400 6400 6400 4 0 1
338
{
339
T 6000 6400 5  10 1 1 0 7 1 1
340
pinnumber=data_rd
341
T 6100 6400 5  10 0 1 0 7 1 1
342
pinseq=47
343
}
344
P 6100 6600 6400 6600 4 0 1
345
{
346
T 6000 6600 5  10 1 1 0 7 1 1
347
pinnumber=data_cs
348
T 6100 6600 5  10 0 1 0 7 1 1
349
pinseq=48
350
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.