OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [Testbench/] [doc/] [sch/] [mt45w8mw12_def.sch] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
v 20100214 1
2
C 2100 300 1 0 0 in_port_vector.sym
3
{
4
T 2100 300 5 10 1 1 0 6 1 1
5
refdes=addr[ADDR_BITS-1:0]
6
}
7
C 2100 700 1 0 0 in_port.sym
8
{
9
T 2100 700 5 10 1 1 0 6 1 1
10
refdes=we_n
11
}
12
C 2100 1100 1 0 0 in_port.sym
13
{
14
T 2100 1100 5 10 1 1 0 6 1 1
15
refdes=ub_n
16
}
17
C 2100 1500 1 0 0 in_port.sym
18
{
19
T 2100 1500 5 10 1 1 0 6 1 1
20
refdes=oe_n
21
}
22
C 2100 1900 1 0 0 in_port.sym
23
{
24
T 2100 1900 5 10 1 1 0 6 1 1
25
refdes=lb_n
26
}
27
C 2100 2300 1 0 0 in_port.sym
28
{
29
T 2100 2300 5 10 1 1 0 6 1 1
30
refdes=cre
31
}
32
C 2100 2700 1 0 0 in_port.sym
33
{
34
T 2100 2700 5 10 1 1 0 6 1 1
35
refdes=clk
36
}
37
C 2100 3100 1 0 0 in_port.sym
38
{
39
T 2100 3100 5 10 1 1 0 6 1 1
40
refdes=ce_n
41
}
42
C 2100 3500 1 0 0 in_port.sym
43
{
44
T 2100 3500 5 10 1 1 0 6 1 1
45
refdes=adv_n
46
}
47
C 4900 300  1 0 0 out_port.sym
48
{
49
T 5900 300 5  10 1 1 0 0 1 1
50
refdes=o_wait
51
}
52
C 4900 700  1 0  0 io_port_vector.sym
53
{
54
T 5900 700 5  10 1 1 0 0 1 1
55
refdes=dq[DQ_BITS-1:0]
56
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.