OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [Testbench/] [doc/] [sym/] [axi_model_master.sym] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
v 20100214 1
2
B 300 0  3500 3900 3 60 0 0 -1 -1 0 -1 -1 -1 -1 -1
3
T 400 4050   5 10 1 1 0 0 1 1
4
device=axi_model_master
5
T 400 4250 5 10 1 1 0 0 1 1
6
refdes=U?
7
T 400 4400    0 10 0 1 0 0 1 1
8
vendor=opencores.org
9
T 400 4400    0 10 0 1 0 0 1 1
10
library=Testbench
11
T 400 4400    0 10 0 1 0 0 1 1
12
component=axi_model
13
T 400 4400    0 10 0 1 0 0 1 1
14
version=master
15
P 300 200 0 200 10 1 1
16
{
17
T 400 200 5 10 1 1 0 1 1 1
18
pinnumber=axi_rid[11:0]
19
T 400 200 5 10 0 1 0 1 1 1
20
pinseq=1
21
}
22
P 300 400 0 400 10 1 1
23
{
24
T 400 400 5 10 1 1 0 1 1 1
25
pinnumber=axi_rdata[31:0]
26
T 400 400 5 10 0 1 0 1 1 1
27
pinseq=2
28
}
29
P 300 600 0 600 10 1 1
30
{
31
T 400 600 5 10 1 1 0 1 1 1
32
pinnumber=axi_bresp[1:0]
33
T 400 600 5 10 0 1 0 1 1 1
34
pinseq=3
35
}
36
P 300 800 0 800 10 1 1
37
{
38
T 400 800 5 10 1 1 0 1 1 1
39
pinnumber=axi_bid[11:0]
40
T 400 800 5 10 0 1 0 1 1 1
41
pinseq=4
42
}
43
P 300 1000 0 1000 4 0 1
44
{
45
T 400 1000 5 10 1 1 0 1 1 1
46
pinnumber=reset
47
T 400 1000 5 10 0 1 0 1 1 1
48
pinseq=5
49
}
50
P 300 1200 0 1200 4 0 1
51
{
52
T 400 1200 5 10 1 1 0 1 1 1
53
pinnumber=clk
54
T 400 1200 5 10 0 1 0 1 1 1
55
pinseq=6
56
}
57
P 300 1400 0 1400 4 0 1
58
{
59
T 400 1400 5 10 1 1 0 1 1 1
60
pinnumber=axi_wready
61
T 400 1400 5 10 0 1 0 1 1 1
62
pinseq=7
63
}
64
P 300 1600 0 1600 4 0 1
65
{
66
T 400 1600 5 10 1 1 0 1 1 1
67
pinnumber=axi_rvalid
68
T 400 1600 5 10 0 1 0 1 1 1
69
pinseq=8
70
}
71
P 300 1800 0 1800 4 0 1
72
{
73
T 400 1800 5 10 1 1 0 1 1 1
74
pinnumber=axi_rlast
75
T 400 1800 5 10 0 1 0 1 1 1
76
pinseq=9
77
}
78
P 300 2000 0 2000 4 0 1
79
{
80
T 400 2000 5 10 1 1 0 1 1 1
81
pinnumber=axi_bvalid
82
T 400 2000 5 10 0 1 0 1 1 1
83
pinseq=10
84
}
85
P 300 2200 0 2200 4 0 1
86
{
87
T 400 2200 5 10 1 1 0 1 1 1
88
pinnumber=axi_awready
89
T 400 2200 5 10 0 1 0 1 1 1
90
pinseq=11
91
}
92
P 300 2400 0 2400 4 0 1
93
{
94
T 400 2400 5 10 1 1 0 1 1 1
95
pinnumber=axi_arready
96
T 400 2400 5 10 0 1 0 1 1 1
97
pinseq=12
98
}
99
P 3800 200 4100 200 10 1 1
100
{
101
T 3700 200 5  10 1 1 0 7 1 1
102
pinnumber=axi_wstrb[3:0]
103
T 3700 200 5  10 0 1 0 7 1 1
104
pinseq=13
105
}
106
P 3800 400 4100 400 10 1 1
107
{
108
T 3700 400 5  10 1 1 0 7 1 1
109
pinnumber=axi_wdata[31:0]
110
T 3700 400 5  10 0 1 0 7 1 1
111
pinseq=14
112
}
113
P 3800 600 4100 600 10 1 1
114
{
115
T 3700 600 5  10 1 1 0 7 1 1
116
pinnumber=axi_awsize[2:0]
117
T 3700 600 5  10 0 1 0 7 1 1
118
pinseq=15
119
}
120
P 3800 800 4100 800 10 1 1
121
{
122
T 3700 800 5  10 1 1 0 7 1 1
123
pinnumber=axi_awlen[7:0]
124
T 3700 800 5  10 0 1 0 7 1 1
125
pinseq=16
126
}
127
P 3800 1000 4100 1000 10 1 1
128
{
129
T 3700 1000 5  10 1 1 0 7 1 1
130
pinnumber=axi_awid[11:0]
131
T 3700 1000 5  10 0 1 0 7 1 1
132
pinseq=17
133
}
134
P 3800 1200 4100 1200 10 1 1
135
{
136
T 3700 1200 5  10 1 1 0 7 1 1
137
pinnumber=axi_awburst[1:0]
138
T 3700 1200 5  10 0 1 0 7 1 1
139
pinseq=18
140
}
141
P 3800 1400 4100 1400 10 1 1
142
{
143
T 3700 1400 5  10 1 1 0 7 1 1
144
pinnumber=axi_awaddr[31:0]
145
T 3700 1400 5  10 0 1 0 7 1 1
146
pinseq=19
147
}
148
P 3800 1600 4100 1600 10 1 1
149
{
150
T 3700 1600 5  10 1 1 0 7 1 1
151
pinnumber=axi_arsize[2:0]
152
T 3700 1600 5  10 0 1 0 7 1 1
153
pinseq=20
154
}
155
P 3800 1800 4100 1800 10 1 1
156
{
157
T 3700 1800 5  10 1 1 0 7 1 1
158
pinnumber=axi_arlen[7:0]
159
T 3700 1800 5  10 0 1 0 7 1 1
160
pinseq=21
161
}
162
P 3800 2000 4100 2000 10 1 1
163
{
164
T 3700 2000 5  10 1 1 0 7 1 1
165
pinnumber=axi_arid[11:0]
166
T 3700 2000 5  10 0 1 0 7 1 1
167
pinseq=22
168
}
169
P 3800 2200 4100 2200 10 1 1
170
{
171
T 3700 2200 5  10 1 1 0 7 1 1
172
pinnumber=axi_arburst[1:0]
173
T 3700 2200 5  10 0 1 0 7 1 1
174
pinseq=23
175
}
176
P 3800 2400 4100 2400 10 1 1
177
{
178
T 3700 2400 5  10 1 1 0 7 1 1
179
pinnumber=axi_araddr[31:0]
180
T 3700 2400 5  10 0 1 0 7 1 1
181
pinseq=24
182
}
183
P 3800 2600 4100 2600 4 0 1
184
{
185
T 3700 2600 5  10 1 1 0 7 1 1
186
pinnumber=axi_wvalid
187
T 3800 2600 5  10 0 1 0 7 1 1
188
pinseq=25
189
}
190
P 3800 2800 4100 2800 4 0 1
191
{
192
T 3700 2800 5  10 1 1 0 7 1 1
193
pinnumber=axi_wlast
194
T 3800 2800 5  10 0 1 0 7 1 1
195
pinseq=26
196
}
197
P 3800 3000 4100 3000 4 0 1
198
{
199
T 3700 3000 5  10 1 1 0 7 1 1
200
pinnumber=axi_rready
201
T 3800 3000 5  10 0 1 0 7 1 1
202
pinseq=27
203
}
204
P 3800 3200 4100 3200 4 0 1
205
{
206
T 3700 3200 5  10 1 1 0 7 1 1
207
pinnumber=axi_bready
208
T 3800 3200 5  10 0 1 0 7 1 1
209
pinseq=28
210
}
211
P 3800 3400 4100 3400 4 0 1
212
{
213
T 3700 3400 5  10 1 1 0 7 1 1
214
pinnumber=axi_awvalid
215
T 3800 3400 5  10 0 1 0 7 1 1
216
pinseq=29
217
}
218
P 3800 3600 4100 3600 4 0 1
219
{
220
T 3700 3600 5  10 1 1 0 7 1 1
221
pinnumber=axi_arvalid
222
T 3800 3600 5  10 0 1 0 7 1 1
223
pinseq=30
224
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.