OpenCores
URL https://opencores.org/ocsvn/spacewiresystemc/spacewiresystemc/trunk

Subversion Repositories spacewiresystemc

[/] [spacewiresystemc/] [trunk/] [altera_work/] [spw_fifo_ulight/] [output_files/] [spw_fifo_ulight.flow.rpt] - Blame information for rev 32

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 32 redbear
Flow report for spw_fifo_ulight
2
Thu Aug 24 22:42:14 2017
3
Quartus Prime Version 17.0.1 Build 598 06/07/2017 SJ Lite Edition
4
 
5
 
6
---------------------
7
; Table of Contents ;
8
---------------------
9
  1. Legal Notice
10
  2. Flow Summary
11
  3. Flow Settings
12
  4. Flow Non-Default Global Settings
13
  5. Flow Elapsed Time
14
  6. Flow OS Summary
15
  7. Flow Log
16
  8. Flow Messages
17
  9. Flow Suppressed Messages
18
 
19
 
20
 
21
----------------
22
; Legal Notice ;
23
----------------
24
Copyright (C) 2017  Intel Corporation. All rights reserved.
25
Your use of Intel Corporation's design tools, logic functions
26
and other software and tools, and its AMPP partner logic
27
functions, and any output files from any of the foregoing
28
(including device programming or simulation files), and any
29
associated documentation or information are expressly subject
30
to the terms and conditions of the Intel Program License
31
Subscription Agreement, the Intel Quartus Prime License Agreement,
32
the Intel MegaCore Function License Agreement, or other
33
applicable license agreement, including, without limitation,
34
that your use is for the sole purpose of programming logic
35
devices manufactured by Intel and sold by Intel or its
36
authorized distributors.  Please refer to the applicable
37
agreement for further details.
38
 
39
 
40
 
41
+-------------------------------------------------------------------------------+
42
; Flow Summary                                                                  ;
43
+---------------------------------+---------------------------------------------+
44
; Flow Status                     ; Successful - Thu Aug 24 22:42:14 2017       ;
45
; Quartus Prime Version           ; 17.0.1 Build 598 06/07/2017 SJ Lite Edition ;
46
; Revision Name                   ; spw_fifo_ulight                             ;
47
; Top-level Entity Name           ; SPW_ULIGHT_FIFO                             ;
48
; Family                          ; Cyclone V                                   ;
49
; Device                          ; 5CSEMA4U23C6                                ;
50
; Timing Models                   ; Final                                       ;
51
; Logic utilization (in ALMs)     ; 2,724 / 15,880 ( 17 % )                     ;
52
; Total registers                 ; 3603                                        ;
53
; Total pins                      ; 19 / 314 ( 6 % )                            ;
54
; Total virtual pins              ; 0                                           ;
55
; Total block memory bits         ; 1,152 / 2,764,800 ( < 1 % )                 ;
56
; Total DSP Blocks                ; 0 / 84 ( 0 % )                              ;
57
; Total HSSI RX PCSs              ; 0                                           ;
58
; Total HSSI PMA RX Deserializers ; 0                                           ;
59
; Total HSSI TX PCSs              ; 0                                           ;
60
; Total HSSI PMA TX Serializers   ; 0                                           ;
61
; Total PLLs                      ; 1 / 5 ( 20 % )                              ;
62
; Total DLLs                      ; 0 / 4 ( 0 % )                               ;
63
+---------------------------------+---------------------------------------------+
64
 
65
 
66
+-----------------------------------------+
67
; Flow Settings                           ;
68
+-------------------+---------------------+
69
; Option            ; Setting             ;
70
+-------------------+---------------------+
71
; Start date & time ; 08/24/2017 22:32:50 ;
72
; Main task         ; Compilation         ;
73
; Revision Name     ; spw_fifo_ulight     ;
74
+-------------------+---------------------+
75
 
76
 
77
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
78
; Flow Non-Default Global Settings                                                                                                                                                                    ;
79
+-------------------------------------------------+---------------------------------------------------------------------------+--------------------+---------------------------------+----------------+
80
; Assignment Name                                 ; Value                                                                     ; Default Value      ; Entity Name                     ; Section Id     ;
81
+-------------------------------------------------+---------------------------------------------------------------------------+--------------------+---------------------------------+----------------+
82
; ALLOW_REGISTER_DUPLICATION                      ; Off                                                                       ; On                 ; --                              ; --             ;
83
; ALLOW_REGISTER_MERGING                          ; Off                                                                       ; On                 ; --                              ; --             ;
84
; ALLOW_REGISTER_RETIMING                         ; Off                                                                       ; On                 ; --                              ; --             ;
85
; ALLOW_SHIFT_REGISTER_MERGING_ACROSS_HIERARCHIES ; Off                                                                       ; Auto               ; --                              ; --             ;
86
; ALLOW_SYNCH_CTRL_USAGE                          ; Off                                                                       ; On                 ; --                              ; --             ;
87
; AUTO_DELAY_CHAINS                               ; Off                                                                       ; On                 ; --                              ; --             ;
88
; COMPILER_SIGNATURE_ID                           ; 31032335263289.150362476611918                                            ; --                 ; --                              ; --             ;
89
; EDA_OUTPUT_DATA_FORMAT                          ; Verilog Hdl                                                               ; --                 ; --                              ; eda_simulation ;
90
; EDA_SIMULATION_TOOL                             ; ModelSim-Altera (Verilog)                                                 ;              ; --                              ; --             ;
91
; EDA_TIME_SCALE                                  ; 1 ps                                                                      ; --                 ; --                              ; eda_simulation ;
92
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/sdram_io.pre.h                 ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
93
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/alt_types.pre.h                ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
94
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/system.pre.h                   ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
95
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/sequencer.pre.c                ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
96
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/sequencer.pre.h                ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
97
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/tclrpt.pre.c                   ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
98
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/tclrpt.pre.h                   ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
99
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/sequencer_defines.pre.h        ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
100
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/sequencer_auto_ac_init.pre.c   ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
101
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/sequencer_auto_inst_init.pre.c ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
102
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/sequencer_auto.pre.h           ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
103
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/sequencer/emif.pre.xml                   ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
104
; HPS_ISW_FILE                                    ; ulight_fifo/synthesis/submodules/hps.pre.xml                              ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
105
; HPS_PARTITION                                   ; On                                                                        ; --                 ; ulight_fifo_hps_0_hps_io_border ; --             ;
106
; INFER_RAMS_FROM_RAW_LOGIC                       ; Off                                                                       ; On                 ; --                              ; --             ;
107
; MAX_CORE_JUNCTION_TEMP                          ; 85                                                                        ; --                 ; --                              ; --             ;
108
; MIN_CORE_JUNCTION_TEMP                          ; 0                                                                         ; --                 ; --                              ; --             ;
109
; MISC_FILE                                       ; ulight_fifo/synthesis/../ulight_fifo.cmp                                  ; --                 ; --                              ; --             ;
110
; MISC_FILE                                       ; ulight_fifo/synthesis/ulight_fifo_hps_0_hps.svd                           ; --                 ; --                              ; --             ;
111
; MISC_FILE                                       ; ulight_fifo/synthesis/../../ulight_fifo.qsys                              ; --                 ; --                              ; --             ;
112
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/sdram_io.pre.h                 ; --                 ; --                              ; --             ;
113
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/alt_types.pre.h                ; --                 ; --                              ; --             ;
114
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/system.pre.h                   ; --                 ; --                              ; --             ;
115
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/sequencer.pre.c                ; --                 ; --                              ; --             ;
116
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/sequencer.pre.h                ; --                 ; --                              ; --             ;
117
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/tclrpt.pre.c                   ; --                 ; --                              ; --             ;
118
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/tclrpt.pre.h                   ; --                 ; --                              ; --             ;
119
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/sequencer_defines.pre.h        ; --                 ; --                              ; --             ;
120
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/sequencer_auto_ac_init.pre.c   ; --                 ; --                              ; --             ;
121
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/sequencer_auto_inst_init.pre.c ; --                 ; --                              ; --             ;
122
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/sequencer_auto.pre.h           ; --                 ; --                              ; --             ;
123
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/sequencer/emif.pre.xml                   ; --                 ; --                              ; --             ;
124
; MISC_FILE                                       ; ulight_fifo/synthesis/submodules/hps.pre.xml                              ; --                 ; --                              ; --             ;
125
; OPTIMIZATION_TECHNIQUE                          ; Speed                                                                     ; Balanced           ; --                              ; --             ;
126
; OPTIMIZE_IOC_REGISTER_PLACEMENT_FOR_TIMING      ; Off                                                                       ; Normal             ; --                              ; --             ;
127
; OPTIMIZE_POWER_DURING_FITTING                   ; Extra effort                                                              ; Normal compilation ; --                              ; --             ;
128
; PARTITION_COLOR                                 ; -- (Not supported for targeted family)                                    ; --                 ; SPW_ULIGHT_FIFO                 ; Top            ;
129
; PARTITION_FITTER_PRESERVATION_LEVEL             ; -- (Not supported for targeted family)                                    ; --                 ; SPW_ULIGHT_FIFO                 ; Top            ;
130
; PARTITION_NETLIST_TYPE                          ; -- (Not supported for targeted family)                                    ; --                 ; SPW_ULIGHT_FIFO                 ; Top            ;
131
; PHYSICAL_SYNTHESIS_EFFORT                       ; Extra                                                                     ; Normal             ; --                              ; --             ;
132
; PLACEMENT_EFFORT_MULTIPLIER                     ; 40.0                                                                      ; 1.0                ; --                              ; --             ;
133
; POWER_BOARD_THERMAL_MODEL                       ; None (CONSERVATIVE)                                                       ; --                 ; --                              ; --             ;
134
; POWER_PRESET_COOLING_SOLUTION                   ; 23 MM HEAT SINK WITH 200 LFPM AIRFLOW                                     ; --                 ; --                              ; --             ;
135
; PROJECT_OUTPUT_DIRECTORY                        ; output_files                                                              ; --                 ; --                              ; --             ;
136
; REMOVE_DUPLICATE_REGISTERS                      ; Off                                                                       ; On                 ; --                              ; --             ;
137
; ROUTER_LCELL_INSERTION_AND_LOGIC_DUPLICATION    ; Off                                                                       ; Auto               ; --                              ; --             ;
138
; ROUTER_REGISTER_DUPLICATION                     ; Off                                                                       ; Auto               ; --                              ; --             ;
139
; ROUTER_TIMING_OPTIMIZATION_LEVEL                ; MAXIMUM                                                                   ; Normal             ; --                              ; --             ;
140
; SLD_FILE                                        ; ulight_fifo/synthesis/ulight_fifo.regmap                                  ; --                 ; --                              ; --             ;
141
; SLD_FILE                                        ; ulight_fifo/synthesis/ulight_fifo.debuginfo                               ; --                 ; --                              ; --             ;
142
; SLD_INFO                                        ; QSYS_NAME ulight_fifo HAS_SOPCINFO 1 GENERATION_ID 1502975928             ; --                 ; ulight_fifo                     ; --             ;
143
; SOPCINFO_FILE                                   ; ulight_fifo/synthesis/../../ulight_fifo.sopcinfo                          ; --                 ; --                              ; --             ;
144
; STATE_MACHINE_PROCESSING                        ; One-Hot                                                                   ; Auto               ; --                              ; --             ;
145
; SYNTHESIS_ONLY_QIP                              ; On                                                                        ; --                 ; --                              ; --             ;
146
; TOP_LEVEL_ENTITY                                ; SPW_ULIGHT_FIFO                                                           ; spw_fifo_ulight    ; --                              ; --             ;
147
+-------------------------------------------------+---------------------------------------------------------------------------+--------------------+---------------------------------+----------------+
148
 
149
 
150
+-------------------------------------------------------------------------------------------------------------------------------+
151
; Flow Elapsed Time                                                                                                             ;
152
+---------------------------+--------------+-------------------------+---------------------+------------------------------------+
153
; Module Name               ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ;
154
+---------------------------+--------------+-------------------------+---------------------+------------------------------------+
155
; Analysis & Synthesis      ; 00:01:13     ; 1.3                     ; 1332 MB             ; 00:01:47                           ;
156
; Fitter                    ; 00:03:16     ; 1.0                     ; 2094 MB             ; 00:05:44                           ;
157
; Assembler                 ; 00:00:16     ; 1.0                     ; 1026 MB             ; 00:00:10                           ;
158
; TimeQuest Timing Analyzer ; 00:00:40     ; 1.5                     ; 1351 MB             ; 00:00:57                           ;
159
; EDA Netlist Writer        ; 00:00:07     ; 1.0                     ; 1296 MB             ; 00:00:07                           ;
160
; Total                     ; 00:05:32     ; --                      ; --                  ; 00:08:45                           ;
161
+---------------------------+--------------+-------------------------+---------------------+------------------------------------+
162
 
163
 
164
+-----------------------------------------------------------------------------------------+
165
; Flow OS Summary                                                                         ;
166
+---------------------------+------------------+------------+------------+----------------+
167
; Module Name               ; Machine Hostname ; OS Name    ; OS Version ; Processor type ;
168
+---------------------------+------------------+------------+------------+----------------+
169
; Analysis & Synthesis      ; linux-hjij.suse  ; SUSE LINUX ; 42         ; x86_64         ;
170
; Fitter                    ; linux-hjij.suse  ; SUSE LINUX ; 42         ; x86_64         ;
171
; Assembler                 ; linux-hjij.suse  ; SUSE LINUX ; 42         ; x86_64         ;
172
; TimeQuest Timing Analyzer ; linux-hjij.suse  ; SUSE LINUX ; 42         ; x86_64         ;
173
; EDA Netlist Writer        ; linux-hjij.suse  ; SUSE LINUX ; 42         ; x86_64         ;
174
+---------------------------+------------------+------------+------------+----------------+
175
 
176
 
177
------------
178
; Flow Log ;
179
------------
180
quartus_map --read_settings_files=on --write_settings_files=off spw_fifo_ulight -c spw_fifo_ulight
181
quartus_fit --read_settings_files=off --write_settings_files=off spw_fifo_ulight -c spw_fifo_ulight
182
quartus_asm --read_settings_files=off --write_settings_files=off spw_fifo_ulight -c spw_fifo_ulight
183
quartus_sta spw_fifo_ulight -c spw_fifo_ulight
184
quartus_eda --read_settings_files=off --write_settings_files=off spw_fifo_ulight -c spw_fifo_ulight
185
 
186
 
187
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.