OpenCores
URL https://opencores.org/ocsvn/sparc64soc/sparc64soc/trunk

Subversion Repositories sparc64soc

[/] [sparc64soc/] [trunk/] [T1-CPU/] [exu/] [sparc_exu_aluspr.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 dmitryr
// ========== Copyright Header Begin ==========================================
2
// 
3
// OpenSPARC T1 Processor File: sparc_exu_aluspr.v
4
// Copyright (c) 2006 Sun Microsystems, Inc.  All Rights Reserved.
5
// DO NOT ALTER OR REMOVE COPYRIGHT NOTICES.
6
// 
7
// The above named program is free software; you can redistribute it and/or
8
// modify it under the terms of the GNU General Public
9
// License version 2 as published by the Free Software Foundation.
10
// 
11
// The above named program is distributed in the hope that it will be 
12
// useful, but WITHOUT ANY WARRANTY; without even the implied warranty of
13
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
// General Public License for more details.
15
// 
16
// You should have received a copy of the GNU General Public
17
// License along with this work; if not, write to the Free Software
18
// Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301, USA.
19
// 
20
// ========== Copyright Header End ============================================
21
////////////////////////////////////////////////////////////////////////
22
/*
23
//  Module Name: sparc_exu_aluspr
24
//      Description:            This block implements the sum predict for the sparc alu.
25
//            It takes two operands and produces the correct result if the
26
//            sum is zero.  If not, the output is undefined, but non-zero.
27
*/
28
 
29
module sparc_exu_aluspr(/*AUTOARG*/
30
   // Outputs
31
   spr_out,
32
   // Inputs
33
   rs1_data, rs2_data, cin
34
   );
35
 
36
input [63:0] rs1_data;
37
input [63:0] rs2_data;
38
   input     cin;
39
output [63:0] spr_out;
40
 
41
wire [63:0] rs1_data_xor_rs2_data;
42
wire [62:0] rs1_data_or_rs2_data;
43
wire [63:0] shift_or;
44
 
45
assign rs1_data_xor_rs2_data[63:0] = rs1_data[63:0] ^ rs2_data[63:0];
46
assign rs1_data_or_rs2_data[62:0] = rs1_data[62:0] | rs2_data[62:0];
47
assign shift_or[63:0] = {rs1_data_or_rs2_data[62:0],cin};
48
 
49
assign spr_out[63:0] = rs1_data_xor_rs2_data[63:0] ^ shift_or[63:0];
50
 
51
endmodule  // sparc_exu_aluspr

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.