OpenCores
URL https://opencores.org/ocsvn/tcp_ip_core_w_dhcp/tcp_ip_core_w_dhcp/trunk

Subversion Repositories tcp_ip_core_w_dhcp

[/] [tcp_ip_core_w_dhcp/] [trunk/] [ipcore_dir/] [Packet_Definition.vhd] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 craighaywo
--------------------------------------------------------------------------------
2
--    This file is owned and controlled by Xilinx and must be used solely     --
3
--    for design, simulation, implementation and creation of design files     --
4
--    limited to Xilinx devices or technologies. Use with non-Xilinx          --
5
--    devices or technologies is expressly prohibited and immediately         --
6
--    terminates your license.                                                --
7
--                                                                            --
8
--    XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" SOLELY    --
9
--    FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR XILINX DEVICES.  BY    --
10
--    PROVIDING THIS DESIGN, CODE, OR INFORMATION AS ONE POSSIBLE             --
11
--    IMPLEMENTATION OF THIS FEATURE, APPLICATION OR STANDARD, XILINX IS      --
12
--    MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION IS FREE FROM ANY      --
13
--    CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE FOR OBTAINING ANY       --
14
--    RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY       --
15
--    DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE   --
16
--    IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR          --
17
--    REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF         --
18
--    INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A   --
19
--    PARTICULAR PURPOSE.                                                     --
20
--                                                                            --
21
--    Xilinx products are not intended for use in life support appliances,    --
22
--    devices, or systems.  Use in such applications are expressly            --
23
--    prohibited.                                                             --
24
--                                                                            --
25
--    (c) Copyright 1995-2015 Xilinx, Inc.                                    --
26
--    All rights reserved.                                                    --
27
--------------------------------------------------------------------------------
28
--------------------------------------------------------------------------------
29
-- You must compile the wrapper file Packet_Definition.vhd when simulating
30
-- the core, Packet_Definition. When compiling the wrapper file, be sure to
31
-- reference the XilinxCoreLib VHDL simulation library. For detailed
32
-- instructions, please refer to the "CORE Generator Help".
33
 
34
-- The synthesis directives "translate_off/translate_on" specified
35
-- below are supported by Xilinx, Mentor Graphics and Synplicity
36
-- synthesis tools. Ensure they are correct for your synthesis tool(s).
37
 
38
LIBRARY ieee;
39
USE ieee.std_logic_1164.ALL;
40
-- synthesis translate_off
41
LIBRARY XilinxCoreLib;
42
-- synthesis translate_on
43
ENTITY Packet_Definition IS
44
  PORT (
45
    clka : IN STD_LOGIC;
46
    addra : IN STD_LOGIC_VECTOR(10 DOWNTO 0);
47
    douta : OUT STD_LOGIC_VECTOR(15 DOWNTO 0)
48
  );
49
END Packet_Definition;
50
 
51
ARCHITECTURE Packet_Definition_a OF Packet_Definition IS
52
-- synthesis translate_off
53
COMPONENT wrapped_Packet_Definition
54
  PORT (
55
    clka : IN STD_LOGIC;
56
    addra : IN STD_LOGIC_VECTOR(10 DOWNTO 0);
57
    douta : OUT STD_LOGIC_VECTOR(15 DOWNTO 0)
58
  );
59
END COMPONENT;
60
 
61
-- Configuration specification
62
  FOR ALL : wrapped_Packet_Definition USE ENTITY XilinxCoreLib.blk_mem_gen_v7_2(behavioral)
63
    GENERIC MAP (
64
      c_addra_width => 11,
65
      c_addrb_width => 11,
66
      c_algorithm => 1,
67
      c_axi_id_width => 4,
68
      c_axi_slave_type => 0,
69
      c_axi_type => 1,
70
      c_byte_size => 9,
71
      c_common_clk => 0,
72
      c_default_data => "0",
73
      c_disable_warn_bhv_coll => 0,
74
      c_disable_warn_bhv_range => 0,
75
      c_enable_32bit_address => 0,
76
      c_family => "spartan6",
77
      c_has_axi_id => 0,
78
      c_has_ena => 0,
79
      c_has_enb => 0,
80
      c_has_injecterr => 0,
81
      c_has_mem_output_regs_a => 0,
82
      c_has_mem_output_regs_b => 0,
83
      c_has_mux_output_regs_a => 0,
84
      c_has_mux_output_regs_b => 0,
85
      c_has_regcea => 0,
86
      c_has_regceb => 0,
87
      c_has_rsta => 0,
88
      c_has_rstb => 0,
89
      c_has_softecc_input_regs_a => 0,
90
      c_has_softecc_output_regs_b => 0,
91
      c_init_file_name => "Packet_Definition.mif",
92
      c_inita_val => "0",
93
      c_initb_val => "0",
94
      c_interface_type => 0,
95
      c_load_init_file => 1,
96
      c_mem_type => 3,
97
      c_mux_pipeline_stages => 0,
98
      c_prim_type => 1,
99
      c_read_depth_a => 2048,
100
      c_read_depth_b => 2048,
101
      c_read_width_a => 16,
102
      c_read_width_b => 16,
103
      c_rst_priority_a => "CE",
104
      c_rst_priority_b => "CE",
105
      c_rst_type => "SYNC",
106
      c_rstram_a => 0,
107
      c_rstram_b => 0,
108
      c_sim_collision_check => "ALL",
109
      c_use_byte_wea => 0,
110
      c_use_byte_web => 0,
111
      c_use_default_data => 0,
112
      c_use_ecc => 0,
113
      c_use_softecc => 0,
114
      c_wea_width => 1,
115
      c_web_width => 1,
116
      c_write_depth_a => 2048,
117
      c_write_depth_b => 2048,
118
      c_write_mode_a => "WRITE_FIRST",
119
      c_write_mode_b => "WRITE_FIRST",
120
      c_write_width_a => 16,
121
      c_write_width_b => 16,
122
      c_xdevicefamily => "spartan6"
123
    );
124
-- synthesis translate_on
125
BEGIN
126
-- synthesis translate_off
127
U0 : wrapped_Packet_Definition
128
  PORT MAP (
129
    clka => clka,
130
    addra => addra,
131
    douta => douta
132
  );
133
-- synthesis translate_on
134
 
135
END Packet_Definition_a;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.