OpenCores
URL https://opencores.org/ocsvn/timerocd/timerocd/trunk

Subversion Repositories timerocd

[/] [timerocd/] [trunk/] [xilinx/] [TimerOCD/] [ipcore_dir/] [InterpolateMultAdd.xco] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 dewhisna
##############################################################
2
#
3
# Xilinx Core Generator version 14.7
4
# Date: Sat Apr 25 17:17:00 2015
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
#  Generated from component: xilinx.com:ip:xbip_multadd:2.0
16
#
17
##############################################################
18
#
19
# BEGIN Project Options
20
SET addpads = false
21
SET asysymbol = true
22
SET busformat = BusFormatAngleBracketNotRipped
23
SET createndf = false
24
SET designentry = VHDL
25
SET device = xc6slx9
26
SET devicefamily = spartan6
27
SET flowvendor = Other
28
SET formalverification = false
29
SET foundationsym = false
30
SET implementationfiletype = Ngc
31
SET package = tqg144
32
SET removerpms = false
33
SET simulationfiles = Behavioral
34
SET speedgrade = -2
35
SET verilogsim = false
36
SET vhdlsim = true
37
# END Project Options
38
# BEGIN Select
39
SELECT Multiply_Adder xilinx.com:ip:xbip_multadd:2.0
40
# END Select
41
# BEGIN Parameters
42
CSET c_a_type=0
43
CSET c_a_width=16
44
CSET c_ab_latency=0
45
CSET c_b_type=1
46
CSET c_b_width=12
47
CSET c_c_latency=0
48
CSET c_c_type=1
49
CSET c_c_width=28
50
CSET c_ce_overrides_sclr=0
51
CSET c_out_high=27
52
CSET c_out_low=12
53
CSET c_use_pcin=false
54
CSET c_verbosity=0
55
CSET component_name=InterpolateMultAdd
56
# END Parameters
57
# BEGIN Extra information
58
MISC pkg_timestamp=2013-07-22T10:41:27Z
59
# END Extra information
60
GENERATE
61
# CRC: 49d63d90

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.