OpenCores
URL https://opencores.org/ocsvn/vspi/vspi/trunk

Subversion Repositories vspi

[/] [vspi/] [trunk/] [projnav/] [xps/] [pcores/] [spiifc_v1_00_a/] [devl/] [create.cip] - Blame information for rev 14

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 14 mjlyons
CipWiz::SetVersion "13.2";
2
CipWiz::SetFlow "CREATE";
3
CipWiz::SetParameter "ProjectDir" "C:\Users\mjlyons\workspace\vSPI\projnav\xps";
4
CipWiz::SetParameter "IpName" "spiifc";
5
CipWiz::SetParameter "IpVersion" "1.00.a";
6
CipWiz::SetParameter "HdlLanguage" "2";
7
CipWiz::SetParameter "BusType" "64";
8
CipWiz::SetParameter "IncludeIseFile" "TRUE";
9
CipWiz::SetParameter "IncludeXpsFile" "TRUE";
10
CipWiz::SetParameter "IncludeSoftwareDriverFile" "TRUE";
11
CipWiz::SetParameter "IncludeBFMSimulationFile" "FALSE";
12
CipWiz::SetParameter "IncludeSlaveAttachmentSupport" "TRUE";
13
CipWiz::SetParameter "IncludeMasterAttachmentSupport" "FALSE";
14
CipWiz::SetParameter "IncludeMirResetRegister" "FALSE";
15
CipWiz::SetParameter "IncludeFifoSupport" "FALSE";
16
CipWiz::SetParameter "IncludeInterruptSupport" "TRUE";
17
CipWiz::SetParameter "IncludeDMASupport" "FALSE";
18
CipWiz::SetParameter "IncludeBurstSupport" "FALSE";
19
CipWiz::SetParameter "IncludeUserRegisterSupport" "TRUE";
20
CipWiz::SetParameter "IncludeUserMasterSupport" "FALSE";
21
CipWiz::SetParameter "IncludeUserMemorySupport" "TRUE";
22
CipWiz::SetParameter "UseSlaveBurst" "TRUE";
23
CipWiz::SetParameter "UseMasterBurst" "FALSE";
24
CipWiz::SetParameter "UseReadFifo" "FALSE";
25
CipWiz::SetParameter "UseWriteFifo" "FALSE";
26
CipWiz::SetParameter "UseReadFifoPacketMode" "FALSE";
27
CipWiz::SetParameter "UseWriteFifoPacketMode" "FALSE";
28
CipWiz::SetParameter "UseReadFifoVacancyCalculation" "FALSE";
29
CipWiz::SetParameter "UseWriteFifoVacancyCalculation" "FALSE";
30
CipWiz::SetParameter "WriteFifoDataWidth" "0";
31
CipWiz::SetParameter "WriteFifoDepth" "0";
32
CipWiz::SetParameter "ReadFifoDataWidth" "0";
33
CipWiz::SetParameter "ReadFifoDepth" "0";
34
CipWiz::SetParameter "UseDeviceISC" "FALSE";
35
CipWiz::SetParameter "UseDevicePriorityEncoder" "FALSE";
36
CipWiz::SetParameter "NumberOfInterrupt" "1";
37
CipWiz::SetParameter "TypeOfInterrupt" "1";
38
CipWiz::SetParameter "TypeOfDMA" "0";
39
CipWiz::SetParameter "UseFastTransferProtocol" "FALSE";
40
CipWiz::SetParameter "BurstMaxSize" "0";
41
CipWiz::SetParameter "BurstPageSize" "0";
42
CipWiz::SetParameter "IncludeDPhaseTimer" "TRUE";
43
CipWiz::SetParameter "SlaveSideNativeDataWidth" "32";
44
CipWiz::SetParameter "SlaveBurstWriteBufferDepth" "16";
45
CipWiz::SetParameter "MasterSideNativeDataWidth" "0";
46
CipWiz::SetParameter "AXIMasterMaxBurstSize" "0";
47
CipWiz::SetParameter "AXIMasterWidthOfPort" "0";
48
CipWiz::SetParameter "AXIMasterAddrPipelineDepth" "0";
49
CipWiz::SetParameter "NumberOfUserRegister" "16";
50
CipWiz::SetParameter "UserRegisterDataWidth" "0";
51
CipWiz::SetParameter "WriteMode" "0";
52
CipWiz::SetParameter "HasInputFSL" "0";
53
CipWiz::SetParameter "HasOutputFSL" "0";
54
CipWiz::SetParameter "TotalInputData" "0";
55
CipWiz::SetParameter "TotalOutputData" "0";
56
CipWiz::SetParameter "NumOfInputArgs" "0";
57
CipWiz::SetParameter "NumOfOutputArgs" "0";
58
CipWiz::SetParameter "NumberOfUserMemoryBank" "2";
59
CipWiz::SetParameter "UserMemoryBankDataWidth" "0";
60
CipWiz::SetParameter "IpicSelectedPortNames" "Bus2IP_Clk|Bus2IP_Reset|Bus2IP_Addr|Bus2IP_CS|Bus2IP_RNW|Bus2IP_Data|Bus2IP_BE|Bus2IP_RdCE|Bus2IP_WrCE|Bus2IP_Burst|Bus2IP_BurstLength|Bus2IP_RdReq|Bus2IP_WrReq|IP2Bus_AddrAck|IP2Bus_Data|IP2Bus_RdAck|IP2Bus_WrAck|IP2Bus_Error|IP2Bus_IntrEvent|";
61
CipWiz::SetParameter "UserLogicModuleName" "0";
62
CipWiz::SetParameter "TypeOfUserLogicSource" "user_logic";

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.