OpenCores
URL https://opencores.org/ocsvn/wiegand_ctl/wiegand_ctl/trunk

Subversion Repositories wiegand_ctl

[/] [wiegand_ctl/] [trunk/] [syn/] [altera/] [wiegand_tx/] [output_files/] [wiegand_tx_top.map.rpt] - Blame information for rev 17

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 17 jeaander
Analysis & Synthesis report for wiegand_tx_top
2
Mon Feb 16 10:59:31 2015
3
Quartus II 64-Bit Version 14.0.0 Build 200 06/17/2014 SJ Web Edition
4
 
5
 
6
---------------------
7
; Table of Contents ;
8
---------------------
9
  1. Legal Notice
10
  2. Analysis & Synthesis Summary
11
  3. Analysis & Synthesis Settings
12
  4. Parallel Compilation
13
  5. Analysis & Synthesis Source Files Read
14
  6. Analysis & Synthesis Resource Usage Summary
15
  7. Analysis & Synthesis Resource Utilization by Entity
16
  8. State Machine - |wiegand_tx_top|state
17
  9. Registers Removed During Synthesis
18
 10. General Register Statistics
19
 11. Inverted Register Statistics
20
 12. Multiplexer Restructuring Statistics (Restructuring Performed)
21
 13. Port Connectivity Checks: "fifo_wieg:datafifowrite"
22
 14. Post-Synthesis Netlist Statistics for Top Partition
23
 15. Elapsed Time Per Partition
24
 16. Analysis & Synthesis Messages
25
 17. Analysis & Synthesis Suppressed Messages
26
 
27
 
28
 
29
----------------
30
; Legal Notice ;
31
----------------
32
Copyright (C) 1991-2014 Altera Corporation. All rights reserved.
33
Your use of Altera Corporation's design tools, logic functions
34
and other software and tools, and its AMPP partner logic
35
functions, and any output files from any of the foregoing
36
(including device programming or simulation files), and any
37
associated documentation or information are expressly subject
38
to the terms and conditions of the Altera Program License
39
Subscription Agreement, the Altera Quartus II License Agreement,
40
the Altera MegaCore Function License Agreement, or other
41
applicable license agreement, including, without limitation,
42
that your use is for the sole purpose of programming logic
43
devices manufactured by Altera and sold by Altera or its
44
authorized distributors.  Please refer to the applicable
45
agreement for further details.
46
 
47
 
48
 
49
+---------------------------------------------------------------------------------+
50
; Analysis & Synthesis Summary                                                    ;
51
+------------------------------------+--------------------------------------------+
52
; Analysis & Synthesis Status        ; Successful - Mon Feb 16 10:59:31 2015      ;
53
; Quartus II 64-Bit Version          ; 14.0.0 Build 200 06/17/2014 SJ Web Edition ;
54
; Revision Name                      ; wiegand_tx_top                             ;
55
; Top-level Entity Name              ; wiegand_tx_top                             ;
56
; Family                             ; Cyclone IV GX                              ;
57
; Total logic elements               ; 409                                        ;
58
;     Total combinational functions  ; 242                                        ;
59
;     Dedicated logic registers      ; 303                                        ;
60
; Total registers                    ; 303                                        ;
61
; Total pins                         ; 87                                         ;
62
; Total virtual pins                 ; 0                                          ;
63
; Total memory bits                  ; 0                                          ;
64
; Embedded Multiplier 9-bit elements ; 0                                          ;
65
; Total GXB Receiver Channel PCS     ; 0                                          ;
66
; Total GXB Receiver Channel PMA     ; 0                                          ;
67
; Total GXB Transmitter Channel PCS  ; 0                                          ;
68
; Total GXB Transmitter Channel PMA  ; 0                                          ;
69
; Total PLLs                         ; 0                                          ;
70
+------------------------------------+--------------------------------------------+
71
 
72
 
73
+----------------------------------------------------------------------------------------------------------------------+
74
; Analysis & Synthesis Settings                                                                                        ;
75
+----------------------------------------------------------------------------+--------------------+--------------------+
76
; Option                                                                     ; Setting            ; Default Value      ;
77
+----------------------------------------------------------------------------+--------------------+--------------------+
78
; Top-level entity name                                                      ; wiegand_tx_top     ; wiegand_tx_top     ;
79
; Family name                                                                ; Cyclone IV GX      ; Cyclone IV GX      ;
80
; Use smart compilation                                                      ; Off                ; Off                ;
81
; Enable parallel Assembler and TimeQuest Timing Analyzer during compilation ; On                 ; On                 ;
82
; Enable compact report table                                                ; Off                ; Off                ;
83
; Restructure Multiplexers                                                   ; Auto               ; Auto               ;
84
; Create Debugging Nodes for IP Cores                                        ; Off                ; Off                ;
85
; Preserve fewer node names                                                  ; On                 ; On                 ;
86
; Disable OpenCore Plus hardware evaluation                                  ; Off                ; Off                ;
87
; Verilog Version                                                            ; Verilog_2001       ; Verilog_2001       ;
88
; VHDL Version                                                               ; VHDL_1993          ; VHDL_1993          ;
89
; State Machine Processing                                                   ; Auto               ; Auto               ;
90
; Safe State Machine                                                         ; Off                ; Off                ;
91
; Extract Verilog State Machines                                             ; On                 ; On                 ;
92
; Extract VHDL State Machines                                                ; On                 ; On                 ;
93
; Ignore Verilog initial constructs                                          ; Off                ; Off                ;
94
; Iteration limit for constant Verilog loops                                 ; 5000               ; 5000               ;
95
; Iteration limit for non-constant Verilog loops                             ; 250                ; 250                ;
96
; Add Pass-Through Logic to Inferred RAMs                                    ; On                 ; On                 ;
97
; Infer RAMs from Raw Logic                                                  ; On                 ; On                 ;
98
; Parallel Synthesis                                                         ; On                 ; On                 ;
99
; DSP Block Balancing                                                        ; Auto               ; Auto               ;
100
; NOT Gate Push-Back                                                         ; On                 ; On                 ;
101
; Power-Up Don't Care                                                        ; On                 ; On                 ;
102
; Remove Redundant Logic Cells                                               ; Off                ; Off                ;
103
; Remove Duplicate Registers                                                 ; On                 ; On                 ;
104
; Ignore CARRY Buffers                                                       ; Off                ; Off                ;
105
; Ignore CASCADE Buffers                                                     ; Off                ; Off                ;
106
; Ignore GLOBAL Buffers                                                      ; Off                ; Off                ;
107
; Ignore ROW GLOBAL Buffers                                                  ; Off                ; Off                ;
108
; Ignore LCELL Buffers                                                       ; Off                ; Off                ;
109
; Ignore SOFT Buffers                                                        ; On                 ; On                 ;
110
; Limit AHDL Integers to 32 Bits                                             ; Off                ; Off                ;
111
; Optimization Technique                                                     ; Balanced           ; Balanced           ;
112
; Carry Chain Length                                                         ; 70                 ; 70                 ;
113
; Auto Carry Chains                                                          ; On                 ; On                 ;
114
; Auto Open-Drain Pins                                                       ; On                 ; On                 ;
115
; Perform WYSIWYG Primitive Resynthesis                                      ; Off                ; Off                ;
116
; Auto ROM Replacement                                                       ; On                 ; On                 ;
117
; Auto RAM Replacement                                                       ; On                 ; On                 ;
118
; Auto DSP Block Replacement                                                 ; On                 ; On                 ;
119
; Auto Shift Register Replacement                                            ; Auto               ; Auto               ;
120
; Allow Shift Register Merging across Hierarchies                            ; Auto               ; Auto               ;
121
; Auto Clock Enable Replacement                                              ; On                 ; On                 ;
122
; Strict RAM Replacement                                                     ; Off                ; Off                ;
123
; Allow Synchronous Control Signals                                          ; On                 ; On                 ;
124
; Force Use of Synchronous Clear Signals                                     ; Off                ; Off                ;
125
; Auto RAM Block Balancing                                                   ; On                 ; On                 ;
126
; Auto RAM to Logic Cell Conversion                                          ; Off                ; Off                ;
127
; Auto Resource Sharing                                                      ; Off                ; Off                ;
128
; Allow Any RAM Size For Recognition                                         ; Off                ; Off                ;
129
; Allow Any ROM Size For Recognition                                         ; Off                ; Off                ;
130
; Allow Any Shift Register Size For Recognition                              ; Off                ; Off                ;
131
; Use LogicLock Constraints during Resource Balancing                        ; On                 ; On                 ;
132
; Ignore translate_off and synthesis_off directives                          ; Off                ; Off                ;
133
; Timing-Driven Synthesis                                                    ; On                 ; On                 ;
134
; Report Parameter Settings                                                  ; On                 ; On                 ;
135
; Report Source Assignments                                                  ; On                 ; On                 ;
136
; Report Connectivity Checks                                                 ; On                 ; On                 ;
137
; Ignore Maximum Fan-Out Assignments                                         ; Off                ; Off                ;
138
; Synchronization Register Chain Length                                      ; 2                  ; 2                  ;
139
; PowerPlay Power Optimization                                               ; Normal compilation ; Normal compilation ;
140
; HDL message level                                                          ; Level2             ; Level2             ;
141
; Suppress Register Optimization Related Messages                            ; Off                ; Off                ;
142
; Number of Removed Registers Reported in Synthesis Report                   ; 5000               ; 5000               ;
143
; Number of Swept Nodes Reported in Synthesis Report                         ; 5000               ; 5000               ;
144
; Number of Inverted Registers Reported in Synthesis Report                  ; 100                ; 100                ;
145
; Clock MUX Protection                                                       ; On                 ; On                 ;
146
; Auto Gated Clock Conversion                                                ; Off                ; Off                ;
147
; Block Design Naming                                                        ; Auto               ; Auto               ;
148
; SDC constraint protection                                                  ; Off                ; Off                ;
149
; Synthesis Effort                                                           ; Auto               ; Auto               ;
150
; Shift Register Replacement - Allow Asynchronous Clear Signal               ; On                 ; On                 ;
151
; Pre-Mapping Resynthesis Optimization                                       ; Off                ; Off                ;
152
; Analysis & Synthesis Message Level                                         ; Medium             ; Medium             ;
153
; Disable Register Merging Across Hierarchies                                ; Auto               ; Auto               ;
154
; Resource Aware Inference For Block RAM                                     ; On                 ; On                 ;
155
; Synthesis Seed                                                             ; 1                  ; 1                  ;
156
+----------------------------------------------------------------------------+--------------------+--------------------+
157
 
158
 
159
Parallel compilation was disabled, but you have multiple processors available. Enable parallel compilation to reduce compilation time.
160
+-------------------------------------+
161
; Parallel Compilation                ;
162
+----------------------------+--------+
163
; Processors                 ; Number ;
164
+----------------------------+--------+
165
; Number detected on machine ; 4      ;
166
; Maximum allowed            ; 1      ;
167
+----------------------------+--------+
168
 
169
 
170
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------+
171
; Analysis & Synthesis Source Files Read                                                                                                                               ;
172
+----------------------------------------+-----------------+------------------------+------------------------------------------------------------------------+---------+
173
; File Name with User-Entered Path       ; Used in Netlist ; File Type              ; File Name with Absolute Path                                           ; Library ;
174
+----------------------------------------+-----------------+------------------------+------------------------------------------------------------------------+---------+
175
; ../../../rtl/verilog/wiegand_tx_top.v  ; yes             ; User Verilog HDL File  ; C:/Users/jeffA/Desktop/rtl/wiegand/trunk/rtl/verilog/wiegand_tx_top.v  ;         ;
176
; ../../../rtl/verilog/wiegand_defines.v ; yes             ; User Verilog HDL File  ; C:/Users/jeffA/Desktop/rtl/wiegand/trunk/rtl/verilog/wiegand_defines.v ;         ;
177
; ../../../rtl/verilog/wb_interface.v    ; yes             ; User Verilog HDL File  ; C:/Users/jeffA/Desktop/rtl/wiegand/trunk/rtl/verilog/wb_interface.v    ;         ;
178
; ../../../rtl/verilog/fifos.v           ; yes             ; User Verilog HDL File  ; C:/Users/jeffA/Desktop/rtl/wiegand/trunk/rtl/verilog/fifos.v           ;         ;
179
+----------------------------------------+-----------------+------------------------+------------------------------------------------------------------------+---------+
180
 
181
 
182
+---------------------------------------------+
183
; Analysis & Synthesis Resource Usage Summary ;
184
+--------------------------+------------------+
185
; Resource                 ; Usage            ;
186
+--------------------------+------------------+
187
; I/O pins                 ; 87               ;
188
; DSP block 9-bit elements ; 0                ;
189
; Maximum fan-out node     ; wb_clk_i~input   ;
190
; Maximum fan-out          ; 303              ;
191
; Total fan-out            ; 2143             ;
192
; Average fan-out          ; 2.98             ;
193
+--------------------------+------------------+
194
 
195
 
196
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
197
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                                                                                                             ;
198
+----------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+-------------------------------------------------------------------------------------------------+--------------+
199
; Compilation Hierarchy Node             ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; DSP 36x36 ; Pins ; Virtual Pins ; Full Hierarchy Name                                                                             ; Library Name ;
200
+----------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+-------------------------------------------------------------------------------------------------+--------------+
201
; |wiegand_tx_top                        ; 242 (142)         ; 303 (93)     ; 0           ; 0            ; 0       ; 0         ; 0         ; 87   ; 0            ; |wiegand_tx_top                                                                                 ; work         ;
202
;    |fifo_wieg:datafifowrite|           ; 43 (0)            ; 134 (0)      ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite                                                         ; work         ;
203
;       |custom_fifo_dp:custom_fifo_dp5| ; 19 (19)           ; 38 (14)      ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5                          ; work         ;
204
;          |mem_byte:mem[0].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte:mem[0].mem_byte ; work         ;
205
;          |mem_byte:mem[1].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte:mem[1].mem_byte ; work         ;
206
;          |mem_byte:mem[2].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte:mem[2].mem_byte ; work         ;
207
;       |custom_fifo_dp:custom_fifo_dp6| ; 8 (8)             ; 32 (8)       ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6                          ; work         ;
208
;          |mem_byte:mem[0].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte:mem[0].mem_byte ; work         ;
209
;          |mem_byte:mem[1].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte:mem[1].mem_byte ; work         ;
210
;          |mem_byte:mem[2].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte:mem[2].mem_byte ; work         ;
211
;       |custom_fifo_dp:custom_fifo_dp7| ; 8 (8)             ; 32 (8)       ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7                          ; work         ;
212
;          |mem_byte:mem[0].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte:mem[0].mem_byte ; work         ;
213
;          |mem_byte:mem[1].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte:mem[1].mem_byte ; work         ;
214
;          |mem_byte:mem[2].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte:mem[2].mem_byte ; work         ;
215
;       |custom_fifo_dp:custom_fifo_dp8| ; 8 (8)             ; 32 (8)       ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8                          ; work         ;
216
;          |mem_byte:mem[0].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte:mem[0].mem_byte ; work         ;
217
;          |mem_byte:mem[1].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte:mem[1].mem_byte ; work         ;
218
;          |mem_byte:mem[2].mem_byte|    ; 0 (0)             ; 8 (8)        ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte:mem[2].mem_byte ; work         ;
219
;    |wb_interface_wieg:wb_interface|    ; 57 (57)           ; 76 (76)      ; 0           ; 0            ; 0       ; 0         ; 0         ; 0    ; 0            ; |wiegand_tx_top|wb_interface_wieg:wb_interface                                                  ; work         ;
220
+----------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+-------------------------------------------------------------------------------------------------+--------------+
221
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
222
 
223
 
224
Encoding Type:  One-Hot
225
+-----------------------------------------------------------------------------------+
226
; State Machine - |wiegand_tx_top|state                                             ;
227
+-----------+-----------+-----------+-----------+-----------+-----------+-----------+
228
; Name      ; state.111 ; state.110 ; state.101 ; state.100 ; state.001 ; state.000 ;
229
+-----------+-----------+-----------+-----------+-----------+-----------+-----------+
230
; state.000 ; 0         ; 0         ; 0         ; 0         ; 0         ; 0         ;
231
; state.001 ; 0         ; 0         ; 0         ; 0         ; 1         ; 1         ;
232
; state.100 ; 0         ; 0         ; 0         ; 1         ; 0         ; 1         ;
233
; state.101 ; 0         ; 0         ; 1         ; 0         ; 0         ; 1         ;
234
; state.110 ; 0         ; 1         ; 0         ; 0         ; 0         ; 1         ;
235
; state.111 ; 1         ; 0         ; 0         ; 0         ; 0         ; 1         ;
236
+-----------+-----------+-----------+-----------+-----------+-----------+-----------+
237
 
238
 
239
+---------------------------------------------------------------------------------------------------------------------------------------------------+
240
; Registers Removed During Synthesis                                                                                                                ;
241
+-------------------------------------------------------------------+-------------------------------------------------------------------------------+
242
; Register name                                                     ; Reason for Removal                                                            ;
243
+-------------------------------------------------------------------+-------------------------------------------------------------------------------+
244
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|addr_wr[2] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[2] ;
245
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|addr_wr[2] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[2] ;
246
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|addr_wr[2] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[2] ;
247
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|addr_rd[0] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[0] ;
248
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|addr_rd[0] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[0] ;
249
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|addr_rd[0] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[0] ;
250
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|addr_wr[0] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[0] ;
251
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|addr_wr[0] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[0] ;
252
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|addr_wr[0] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[0] ;
253
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|addr_rd[1] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[1] ;
254
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|addr_rd[1] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[1] ;
255
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|addr_rd[1] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[1] ;
256
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|addr_wr[1] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[1] ;
257
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|addr_wr[1] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[1] ;
258
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|addr_wr[1] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[1] ;
259
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|addr_rd[2] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[2] ;
260
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|addr_rd[2] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[2] ;
261
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|addr_rd[2] ; Merged with fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[2] ;
262
; state~4                                                           ; Lost fanout                                                                   ;
263
; state~5                                                           ; Lost fanout                                                                   ;
264
; state~6                                                           ; Lost fanout                                                                   ;
265
; Total Number of Removed Registers = 21                            ;                                                                               ;
266
+-------------------------------------------------------------------+-------------------------------------------------------------------------------+
267
 
268
 
269
+------------------------------------------------------+
270
; General Register Statistics                          ;
271
+----------------------------------------------+-------+
272
; Statistic                                    ; Value ;
273
+----------------------------------------------+-------+
274
; Total registers                              ; 303   ;
275
; Number of registers using Synchronous Clear  ; 51    ;
276
; Number of registers using Synchronous Load   ; 33    ;
277
; Number of registers using Asynchronous Clear ; 303   ;
278
; Number of registers using Asynchronous Load  ; 0     ;
279
; Number of registers using Clock Enable       ; 218   ;
280
; Number of registers using Preset             ; 0     ;
281
+----------------------------------------------+-------+
282
 
283
 
284
+-----------------------------------------------------------------------------+
285
; Inverted Register Statistics                                                ;
286
+-------------------------------------------------------------------+---------+
287
; Inverted Register                                                 ; Fan out ;
288
+-------------------------------------------------------------------+---------+
289
; one_o~reg0                                                        ; 2       ;
290
; zero_o~reg0                                                       ; 2       ;
291
; wb_interface_wieg:wb_interface|pulsewidth[1]                      ; 2       ;
292
; wb_interface_wieg:wb_interface|pulsewidth[3]                      ; 2       ;
293
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_rd[0] ; 35      ;
294
; fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|addr_wr[0] ; 35      ;
295
; Total number of inverted registers = 6                            ;         ;
296
+-------------------------------------------------------------------+---------+
297
 
298
 
299
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
300
; Multiplexer Restructuring Statistics (Restructuring Performed)                                                                                                                                   ;
301
+--------------------+-----------+---------------+----------------------+------------------------+------------+------------------------------------------------------------------------------------+
302
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output                                                         ;
303
+--------------------+-----------+---------------+----------------------+------------------------+------------+------------------------------------------------------------------------------------+
304
; 3:1                ; 7 bits    ; 14 LEs        ; 7 LEs                ; 7 LEs                  ; Yes        ; |wiegand_tx_top|bitCount[4]                                                        ;
305
; 3:1                ; 7 bits    ; 14 LEs        ; 7 LEs                ; 7 LEs                  ; Yes        ; |wiegand_tx_top|bitCountReg[3]                                                     ;
306
; 3:1                ; 31 bits   ; 62 LEs        ; 31 LEs               ; 31 LEs                 ; Yes        ; |wiegand_tx_top|word_out[21]                                                       ;
307
; 3:1                ; 32 bits   ; 64 LEs        ; 64 LEs               ; 0 LEs                  ; Yes        ; |wiegand_tx_top|fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|fifo_out[1] ;
308
; 3:1                ; 2 bits    ; 4 LEs         ; 2 LEs                ; 2 LEs                  ; No         ; |wiegand_tx_top|next_state                                                         ;
309
; 3:1                ; 23 bits   ; 46 LEs        ; 46 LEs               ; 0 LEs                  ; No         ; |wiegand_tx_top|wb_interface_wieg:wb_interface|wb_dat_rdbk[20]                     ;
310
; 3:1                ; 9 bits    ; 18 LEs        ; 18 LEs               ; 0 LEs                  ; No         ; |wiegand_tx_top|wb_interface_wieg:wb_interface|wb_dat_rdbk[5]                      ;
311
+--------------------+-----------+---------------+----------------------+------------------------+------------+------------------------------------------------------------------------------------+
312
 
313
 
314
+-----------------------------------------------------------------------------------------------------------------+
315
; Port Connectivity Checks: "fifo_wieg:datafifowrite"                                                             ;
316
+-------+--------+----------+-------------------------------------------------------------------------------------+
317
; Port  ; Type   ; Severity ; Details                                                                             ;
318
+-------+--------+----------+-------------------------------------------------------------------------------------+
319
; empty ; Output ; Info     ; Connected to dangling logic. Logic that only feeds a dangling port will be removed. ;
320
+-------+--------+----------+-------------------------------------------------------------------------------------+
321
 
322
 
323
+-----------------------------------------------------+
324
; Post-Synthesis Netlist Statistics for Top Partition ;
325
+-----------------------+-----------------------------+
326
; Type                  ; Count                       ;
327
+-----------------------+-----------------------------+
328
; boundary_port         ; 87                          ;
329
; cycloneiii_ff         ; 303                         ;
330
;     CLR               ; 15                          ;
331
;     CLR SCLR          ; 37                          ;
332
;     CLR SLD           ; 33                          ;
333
;     ENA CLR           ; 204                         ;
334
;     ENA CLR SCLR      ; 14                          ;
335
; cycloneiii_io_obuf    ; 32                          ;
336
; cycloneiii_lcell_comb ; 244                         ;
337
;     arith             ; 47                          ;
338
;         2 data inputs ; 47                          ;
339
;     normal            ; 197                         ;
340
;         1 data inputs ; 12                          ;
341
;         2 data inputs ; 12                          ;
342
;         3 data inputs ; 77                          ;
343
;         4 data inputs ; 96                          ;
344
;                       ;                             ;
345
; Max LUT depth         ; 4.10                        ;
346
; Average LUT depth     ; 2.13                        ;
347
+-----------------------+-----------------------------+
348
 
349
 
350
+-------------------------------+
351
; Elapsed Time Per Partition    ;
352
+----------------+--------------+
353
; Partition Name ; Elapsed Time ;
354
+----------------+--------------+
355
; Top            ; 00:00:01     ;
356
+----------------+--------------+
357
 
358
 
359
+-------------------------------+
360
; Analysis & Synthesis Messages ;
361
+-------------------------------+
362
Info: *******************************************************************
363
Info: Running Quartus II 64-Bit Analysis & Synthesis
364
    Info: Version 14.0.0 Build 200 06/17/2014 SJ Web Edition
365
    Info: Processing started: Mon Feb 16 10:59:27 2015
366
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off wiegand_tx_top -c wiegand_tx_top
367
Warning (20028): Parallel compilation is not licensed and has been disabled
368
Warning (10463): Verilog HDL Declaration warning at wiegand_tx_top.v(110): "bit" is SystemVerilog-2005 keyword
369
Info (12021): Found 1 design units, including 1 entities, in source file /users/jeffa/desktop/rtl/wiegand/trunk/rtl/verilog/wiegand_tx_top.v
370
    Info (12023): Found entity 1: wiegand_tx_top
371
Info (12021): Found 0 design units, including 0 entities, in source file /users/jeffa/desktop/rtl/wiegand/trunk/rtl/verilog/wiegand_defines.v
372
Info (12021): Found 1 design units, including 1 entities, in source file /users/jeffa/desktop/rtl/wiegand/trunk/rtl/verilog/wb_interface.v
373
    Info (12023): Found entity 1: wb_interface_wieg
374
Info (12021): Found 3 design units, including 3 entities, in source file /users/jeffa/desktop/rtl/wiegand/trunk/rtl/verilog/fifos.v
375
    Info (12023): Found entity 1: fifo_wieg
376
    Info (12023): Found entity 2: custom_fifo_dp
377
    Info (12023): Found entity 3: mem_byte
378
Warning (10236): Verilog HDL Implicit Net warning at wiegand_tx_top.v(235): created implicit net for "wb_wr_en"
379
Warning (10236): Verilog HDL Implicit Net warning at wiegand_tx_top.v(235): created implicit net for "empty"
380
Info (12127): Elaborating entity "wiegand_tx_top" for the top level hierarchy
381
Warning (10230): Verilog HDL assignment warning at wiegand_tx_top.v(141): truncated value with size 32 to match size of target (5)
382
Warning (10230): Verilog HDL assignment warning at wiegand_tx_top.v(155): truncated value with size 32 to match size of target (7)
383
Warning (10230): Verilog HDL assignment warning at wiegand_tx_top.v(161): truncated value with size 32 to match size of target (7)
384
Info (12128): Elaborating entity "fifo_wieg" for hierarchy "fifo_wieg:datafifowrite"
385
Info (12128): Elaborating entity "custom_fifo_dp" for hierarchy "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5"
386
Info (12128): Elaborating entity "mem_byte" for hierarchy "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte:mem[0].mem_byte"
387
Info (12128): Elaborating entity "wb_interface_wieg" for hierarchy "wb_interface_wieg:wb_interface"
388
Warning (10230): Verilog HDL assignment warning at wb_interface.v(144): truncated value with size 6 to match size of target (1)
389
Warning (13046): Tri-state node(s) do not directly drive top-level pin(s)
390
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[7]" into a selector
391
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[6]" into a selector
392
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[5]" into a selector
393
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[4]" into a selector
394
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[3]" into a selector
395
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[2]" into a selector
396
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[1]" into a selector
397
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp8|mem_byte_out[0]" into a selector
398
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[7]" into a selector
399
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[6]" into a selector
400
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[5]" into a selector
401
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[4]" into a selector
402
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[3]" into a selector
403
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[2]" into a selector
404
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[1]" into a selector
405
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp7|mem_byte_out[0]" into a selector
406
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[7]" into a selector
407
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[6]" into a selector
408
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[5]" into a selector
409
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[4]" into a selector
410
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[3]" into a selector
411
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[2]" into a selector
412
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[1]" into a selector
413
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp6|mem_byte_out[0]" into a selector
414
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[7]" into a selector
415
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[6]" into a selector
416
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[5]" into a selector
417
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[4]" into a selector
418
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[3]" into a selector
419
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[2]" into a selector
420
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[1]" into a selector
421
    Warning (13048): Converted tri-state node "fifo_wieg:datafifowrite|custom_fifo_dp:custom_fifo_dp5|mem_byte_out[0]" into a selector
422
Info (13000): Registers with preset signals will power-up high
423
Info (13003): DEV_CLRn pin will set, and not reset, register with preset signal due to NOT Gate Push-Back
424
Info (286030): Timing-Driven Synthesis is running
425
Info (17049): 3 registers lost all their fanouts during netlist optimizations.
426
Info (144001): Generated suppressed messages file C:/Users/jeffA/Desktop/rtl/wiegand/trunk/syn/altera/wiegand_tx/output_files/wiegand_tx_top.map.smsg
427
Info (16010): Generating hard_block partition "hard_block:auto_generated_inst"
428
    Info (16011): Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL
429
Warning (21074): Design contains 7 input pin(s) that do not drive logic
430
    Warning (15610): No output dependent on input pin "wb_cti_i[0]"
431
    Warning (15610): No output dependent on input pin "wb_cti_i[1]"
432
    Warning (15610): No output dependent on input pin "wb_cti_i[2]"
433
    Warning (15610): No output dependent on input pin "wb_sel_i[0]"
434
    Warning (15610): No output dependent on input pin "wb_sel_i[1]"
435
    Warning (15610): No output dependent on input pin "wb_sel_i[2]"
436
    Warning (15610): No output dependent on input pin "wb_sel_i[3]"
437
Info (21057): Implemented 498 device resources after synthesis - the final resource count might be different
438
    Info (21058): Implemented 50 input pins
439
    Info (21059): Implemented 37 output pins
440
    Info (21061): Implemented 411 logic cells
441
Info: Quartus II 64-Bit Analysis & Synthesis was successful. 0 errors, 49 warnings
442
    Info: Peak virtual memory: 583 megabytes
443
    Info: Processing ended: Mon Feb 16 10:59:31 2015
444
    Info: Elapsed time: 00:00:04
445
    Info: Total CPU time (on all processors): 00:00:03
446
 
447
 
448
+------------------------------------------+
449
; Analysis & Synthesis Suppressed Messages ;
450
+------------------------------------------+
451
The suppressed messages can be found in C:/Users/jeffA/Desktop/rtl/wiegand/trunk/syn/altera/wiegand_tx/output_files/wiegand_tx_top.map.smsg.
452
 
453
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.