OpenCores
URL https://opencores.org/ocsvn/xenie/xenie/trunk

Subversion Repositories xenie

[/] [xenie/] [trunk/] [examples/] [Eth_example/] [src/] [ip/] [rxaui_0/] [rxaui_0.veo] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 4 DFC
// (c) Copyright 1995-2017 Xilinx, Inc. All rights reserved.
2
//
3
// This file contains confidential and proprietary information
4
// of Xilinx, Inc. and is protected under U.S. and
5
// international copyright and other intellectual property
6
// laws.
7
//
8
// DISCLAIMER
9
// This disclaimer is not a license and does not grant any
10
// rights to the materials distributed herewith. Except as
11
// otherwise provided in a valid license issued to you by
12
// Xilinx, and to the maximum extent permitted by applicable
13
// law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND
14
// WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES
15
// AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING
16
// BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-
17
// INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and
18
// (2) Xilinx shall not be liable (whether in contract or tort,
19
// including negligence, or under any other theory of
20
// liability) for any loss or damage of any kind or nature
21
// related to, arising under or in connection with these
22
// materials, including for any direct, or any indirect,
23
// special, incidental, or consequential loss or damage
24
// (including loss of data, profits, goodwill, or any type of
25
// loss or damage suffered as a result of any action brought
26
// by a third party) even if such damage or loss was
27
// reasonably foreseeable or Xilinx had been advised of the
28
// possibility of the same.
29
//
30
// CRITICAL APPLICATIONS
31
// Xilinx products are not designed or intended to be fail-
32
// safe, or for use in any application requiring fail-safe
33
// performance, such as life-support or safety devices or
34
// systems, Class III medical devices, nuclear facilities,
35
// applications related to the deployment of airbags, or any
36
// other applications that could lead to death, personal
37
// injury, or severe property or environmental damage
38
// (individually and collectively, "Critical
39
// Applications"). Customer assumes the sole risk and
40
// liability of any use of Xilinx products in Critical
41
// Applications, subject only to applicable laws and
42
// regulations governing limitations on product liability.
43
//
44
// THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS
45
// PART OF THIS FILE AT ALL TIMES.
46
//
47
// DO NOT MODIFY THIS FILE.
48
 
49
// IP VLNV: xilinx.com:ip:rxaui:4.3
50
// IP Revision: 7
51
 
52
// The following must be inserted into your Verilog file for this
53
// core to be instantiated. Change the instance name and port connections
54
// (in parentheses) to your own signal names.
55
 
56
//----------- Begin Cut here for INSTANTIATION Template ---// INST_TAG
57
rxaui_0 your_instance_name (
58
  .reset(reset),                          // input wire reset
59
  .dclk(dclk),                            // input wire dclk
60
  .clk156_out(clk156_out),                // output wire clk156_out
61
  .clk156_lock(clk156_lock),              // output wire clk156_lock
62
  .refclk_out(refclk_out),                // output wire refclk_out
63
  .refclk_p(refclk_p),                    // input wire refclk_p
64
  .refclk_n(refclk_n),                    // input wire refclk_n
65
  .qplloutclk_out(qplloutclk_out),        // output wire qplloutclk_out
66
  .qplllock_out(qplllock_out),            // output wire qplllock_out
67
  .qplloutrefclk_out(qplloutrefclk_out),  // output wire qplloutrefclk_out
68
  .xgmii_txd(xgmii_txd),                  // input wire [63 : 0] xgmii_txd
69
  .xgmii_txc(xgmii_txc),                  // input wire [7 : 0] xgmii_txc
70
  .xgmii_rxd(xgmii_rxd),                  // output wire [63 : 0] xgmii_rxd
71
  .xgmii_rxc(xgmii_rxc),                  // output wire [7 : 0] xgmii_rxc
72
  .rxaui_tx_l0_p(rxaui_tx_l0_p),          // output wire rxaui_tx_l0_p
73
  .rxaui_tx_l0_n(rxaui_tx_l0_n),          // output wire rxaui_tx_l0_n
74
  .rxaui_tx_l1_p(rxaui_tx_l1_p),          // output wire rxaui_tx_l1_p
75
  .rxaui_tx_l1_n(rxaui_tx_l1_n),          // output wire rxaui_tx_l1_n
76
  .rxaui_rx_l0_p(rxaui_rx_l0_p),          // input wire rxaui_rx_l0_p
77
  .rxaui_rx_l0_n(rxaui_rx_l0_n),          // input wire rxaui_rx_l0_n
78
  .rxaui_rx_l1_p(rxaui_rx_l1_p),          // input wire rxaui_rx_l1_p
79
  .rxaui_rx_l1_n(rxaui_rx_l1_n),          // input wire rxaui_rx_l1_n
80
  .signal_detect(signal_detect),          // input wire [1 : 0] signal_detect
81
  .debug(debug),                          // output wire [5 : 0] debug
82
  .mdc(mdc),                              // input wire mdc
83
  .mdio_in(mdio_in),                      // input wire mdio_in
84
  .mdio_out(mdio_out),                    // output wire mdio_out
85
  .mdio_tri(mdio_tri),                    // output wire mdio_tri
86
  .prtad(prtad),                          // input wire [4 : 0] prtad
87
  .type_sel(type_sel)                    // input wire [1 : 0] type_sel
88
);
89
// INST_TAG_END ------ End INSTANTIATION Template ---------
90
 
91
// You must compile the wrapper file rxaui_0.v when simulating
92
// the core, rxaui_0. When compiling the wrapper file, be sure to
93
// reference the Verilog simulation library.
94
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.