OpenCores
URL https://opencores.org/ocsvn/z80soc/z80soc/trunk

Subversion Repositories z80soc

[/] [z80soc/] [trunk/] [V0.7/] [S3E/] [memoryCores/] [ram24k.vho] - Blame information for rev 34

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 34 rrred
--------------------------------------------------------------------------------
2
--     This file is owned and controlled by Xilinx and must be used           --
3
--     solely for design, simulation, implementation and creation of          --
4
--     design files limited to Xilinx devices or technologies. Use            --
5
--     with non-Xilinx devices or technologies is expressly prohibited        --
6
--     and immediately terminates your license.                               --
7
--                                                                            --
8
--     XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"          --
9
--     SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR                --
10
--     XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE, OR INFORMATION        --
11
--     AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION            --
12
--     OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS              --
13
--     IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,                --
14
--     AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE       --
15
--     FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY               --
16
--     WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE                --
17
--     IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR         --
18
--     REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF        --
19
--     INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS        --
20
--     FOR A PARTICULAR PURPOSE.                                              --
21
--                                                                            --
22
--     Xilinx products are not intended for use in life support               --
23
--     appliances, devices, or systems. Use in such applications are          --
24
--     expressly prohibited.                                                  --
25
--                                                                            --
26
--     (c) Copyright 1995-2009 Xilinx, Inc.                                   --
27
--     All rights reserved.                                                   --
28
--------------------------------------------------------------------------------
29
-- The following code must appear in the VHDL architecture header:
30
 
31
------------- Begin Cut here for COMPONENT Declaration ------ COMP_TAG
32
component ram24k
33
        port (
34
        clka: IN std_logic;
35
        wea: IN std_logic_VECTOR(0 downto 0);
36
        addra: IN std_logic_VECTOR(14 downto 0);
37
        dina: IN std_logic_VECTOR(7 downto 0);
38
        douta: OUT std_logic_VECTOR(7 downto 0));
39
end component;
40
 
41
-- COMP_TAG_END ------ End COMPONENT Declaration ------------
42
 
43
-- The following code must appear in the VHDL architecture
44
-- body. Substitute your own instance name and net names.
45
 
46
------------- Begin Cut here for INSTANTIATION Template ----- INST_TAG
47
your_instance_name : ram24k
48
                port map (
49
                        clka => clka,
50
                        wea => wea,
51
                        addra => addra,
52
                        dina => dina,
53
                        douta => douta);
54
-- INST_TAG_END ------ End INSTANTIATION Template ------------
55
 
56
-- You must compile the wrapper file ram24k.vhd when simulating
57
-- the core, ram24k. When compiling the wrapper file, be sure to
58
-- reference the XilinxCoreLib VHDL simulation library. For detailed
59
-- instructions, please refer to the "CORE Generator Help".
60
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.