URL
https://opencores.org/ocsvn/vhdl_wb_tb/vhdl_wb_tb/trunk
Subversion Repositories vhdl_wb_tb
Compare Revisions
- This comparison shows the changes necessary to convert path
/
- from Rev 23 to Rev 24
- ↔ Reverse comparison
Rev 23 → Rev 24
/vhdl_wb_tb/trunk/rtl_sim/run/sim.mpf
169,7 → 169,7
; %I - Instance or Region pathname (if available) |
; %% - print '%' character |
; AssertionFormat = "** %S: %R\n Time: %T Iteration: %D%I\n" |
AssertionFormat = "** [%I] %T %S %R\n" |
AssertionFormat = "** %T %S %R\n" |
|
; Assertion File - alternate file for storing VHDL/Verilog assertion messages |
; AssertFile = assert.log |