URL
https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk
Subversion Repositories openrisc_me
Compare Revisions
- This comparison shows the changes necessary to convert path
/
- from Rev 474 to Rev 475
- ↔ Reverse comparison
Rev 474 → Rev 475
openrisc/trunk/orpsocv2/sim/bin/or1ksim-orpsocv2.cfg
Property changes :
Deleted: svn:executable
## -1 +0,0 ##
-*
\ No newline at end of property
Index: openrisc/trunk/orpsocv2/sim/bin/refdesign-or1ksim.cfg
===================================================================
--- openrisc/trunk/orpsocv2/sim/bin/refdesign-or1ksim.cfg (nonexistent)
+++ openrisc/trunk/orpsocv2/sim/bin/refdesign-or1ksim.cfg (revision 475)
@@ -0,0 +1,384 @@
+section memory
+ pattern = 0x00
+ type = unknown /* Fastest */
+
+ name = "RAM"
+ ce = 1
+ mc = 0
+ baseaddr = 0x00000000
+ size = 0x02000000
+ delayr = 1
+ delayw = 1
+end
+
+/* IMMU SECTION
+
+ This section configures the Instruction Memory Manangement Unit
+
+ enabled = 0/1
+ '0': disabled
+ '1': enabled
+ (NOTE: UPR bit is set)
+
+ nsets =
+ number of ITLB sets; must be power of two
+
+ nways =
+ number of ITLB ways
+
+ pagesize =
+ instruction page size; must be power of two
+
+ entrysize =
+ instruction entry size in bytes
+
+ ustates =
+ number of ITLB usage states (2, 3, 4 etc., max is 4)
+
+ hitdelay =
+ number of cycles immu hit costs
+
+ missdelay =
+ number of cycles immu miss costs
+*/
+
+section immu
+
+ enabled = 1
+ nsets = 64
+ nways = 1
+ pagesize = 8192
+
+end
+
+
+/* DMMU SECTION
+
+ This section configures the Data Memory Manangement Unit
+
+ enabled = 0/1
+ '0': disabled
+ '1': enabled
+ (NOTE: UPR bit is set)
+
+ nsets =
+ number of DTLB sets; must be power of two
+
+ nways =
+ number of DTLB ways
+
+ pagesize =
+ data page size; must be power of two
+
+ entrysize =
+ data entry size in bytes
+
+ ustates =
+ number of DTLB usage states (2, 3, 4 etc., max is 4)
+
+ hitdelay =
+ number of cycles dmmu hit costs
+
+ missdelay =
+ number of cycles dmmu miss costs
+*/
+
+section dmmu
+ enabled = 1
+ nsets = 64
+ nways = 1
+ pagesize = 8192
+end
+
+
+/* IC SECTION
+
+ This section configures the Instruction Cache
+
+ enabled = 0/1
+ '0': disabled
+ '1': enabled
+ (NOTE: UPR bit is set)
+
+ nsets =
+ number of IC sets; must be power of two
+
+ nways =
+ number of IC ways
+
+ blocksize =
+ IC block size in bytes; must be power of two
+
+ ustates =
+ number of IC usage states (2, 3, 4 etc., max is 4)
+
+ hitdelay =
+ number of cycles ic hit costs
+
+ missdelay =
+ number of cycles ic miss costs
+*/
+
+section ic
+ enabled = 0
+ nsets = 512
+ nways = 1
+ blocksize = 16
+ hitdelay = 1
+ missdelay = 10
+end
+
+
+/* DC SECTION
+
+ This section configures the Data Cache
+
+ enabled = 0/1
+ '0': disabled
+ '1': enabled
+ (NOTE: UPR bit is set)
+
+ nsets =
+ number of DC sets; must be power of two
+
+ nways =
+ number of DC ways
+
+ blocksize =
+ DC block size in bytes; must be power of two
+
+ ustates =
+ number of DC usage states (2, 3, 4 etc., max is 4)
+
+ load_hitdelay =
+ number of cycles dc load hit costs
+
+ load_missdelay =
+ number of cycles dc load miss costs
+
+ store_hitdelay =
+ number of cycles dc load hit costs
+
+ store_missdelay =
+ number of cycles dc load miss costs
+*/
+
+section dc
+ enabled = 0
+ nsets = 512
+ nways = 1
+ blocksize = 16
+end
+
+
+/* SIM SECTION
+
+ This section specifies how or1ksim should behave.
+
+ verbose = 0/1
+ '0': don't print extra messages
+ '1': print extra messages
+
+ debug = 0-9
+ 0 : no debug messages
+ 1-9: debug message level.
+ higher numbers produce more messages
+
+ profile = 0/1
+ '0': don't generate profiling file 'sim.profile'
+ '1': don't generate profiling file 'sim.profile'
+
+ prof_fn = ""
+ optional filename for the profiling file.
+ valid only if 'profile' is set
+
+ mprofile = 0/1
+ '0': don't generate memory profiling file 'sim.mprofile'
+ '1': generate memory profiling file 'sim.mprofile'
+
+ mprof_fn = ""
+ optional filename for the memory profiling file.
+ valid only if 'mprofile' is set
+
+ history = 0/1
+ '0': don't track execution flow
+ '1': track execution flow
+ Execution flow can be tracked for the simulator's
+ 'hist' command. Useful for back-trace debugging.
+
+ iprompt = 0/1
+ '0': start in (so what do we start in ???)
+ '1': start in interactive prompt.
+
+ exe_log = 0/1
+ '0': don't generate execution log.
+ '1': generate execution log.
+
+ exe_log = default/hardware/simple/software
+ type of execution log, default is used when not specified
+
+ exe_log_start =
+ index of first instruction to start logging, default = 0
+
+ exe_log_end =
+ index of last instruction to end logging; not limited, if omitted
+
+ exe_log_marker =
+ specifies number of instructions before horizontal marker is
+ printed; if zero, markers are disabled (default)
+
+ exe_log_fn = ""
+ filename for the exection log file.
+ valid only if 'exe_log' is set
+
+ clkcycle = [ps|ns|us|ms]
+ specifies time measurement for one cycle
+*/
+
+section sim
+ verbose = 0
+ debug = 0
+ profile = 0
+ prof_fn = "sim.profile"
+ history = 1
+ /* iprompt = 0 */
+ exe_log = 0
+ exe_log_type = hardware
+ exe_log_fn = "executed.log"
+ clkcycle = 20ns
+end
+
+
+/* CPU SECTION
+
+ This section specifies various CPU parameters.
+
+ ver =
+ rev =
+ specifies version and revision of the CPU used
+
+ upr =
+ changes the upr register
+
+ sr =
+ sets the initial Supervision Register value
+
+ superscalar = 0/1
+ '0': CPU is scalar
+ '1': CPU is superscalar
+ (modify cpu/or32/execute.c to tune superscalar model)
+
+ hazards = 0/1
+ '0': don't track data hazards in superscalar CPU
+ '1': track data hazards in superscalar CPU
+ If tracked, data hazards can be displayed using the
+ simulator's 'r' command.
+
+ dependstats = 0/1
+ '0': don't calculate inter-instruction dependencies.
+ '1': calculate inter-instruction dependencies.
+ If calculated, inter-instruction dependencies can be
+ displayed using the simulator's 'stat' command.
+
+ sbuf_len =
+ length of store buffer (<= 256), 0 = disabled
+*/
+
+section cpu
+ ver = 0x12
+ rev = 0x0008
+ /* upr = */
+ superscalar = 0
+ hazards = 1
+ dependstats = 1
+ sbuf_len = 1
+end
+
+
+/* PM SECTION
+
+ This section specifies Power Management parameters
+
+ enabled = 0/1
+ '0': disable power management
+ '1': enable power management
+*/
+
+section pm
+ enabled = 0
+end
+
+
+section pic
+ enabled = 1
+ edge_trigger = 1
+end
+
+
+/* UART SECTION
+
+ This section configures the UARTs
+
+ enabled = <0|1>
+ Enable/disable the peripheral. By default if it is enabled.
+
+ baseaddr =
+ address of first UART register for this device
+
+
+ channel = :
+
+ The channel parameter indicates the source of received UART characters
+ and the sink for transmitted UART characters.
+
+ The can be either "file", "xterm", "tcp", "fd", or "tty"
+ (without quotes).
+
+ A) To send/receive characters from a pair of files, use a file
+ channel:
+
+ channel=file:,
+
+ B) To create an interactive terminal window, use an xterm channel:
+
+ channel=xterm:[]*
+
+ C) To create a bidirectional tcp socket which one could, for example,
+ access via telnet, use a tcp channel:
+
+ channel=tcp:
+
+ D) To cause the UART to read/write from existing numeric file
+ descriptors, use an fd channel:
+
+ channel=fd:,
+
+ E) To connect the UART to a physical serial port, create a tty
+ channel:
+
+ channel=tty:device=/dev/ttyS0,baud=9600
+
+ irq =
+ irq number for this device
+
+ 16550 = 0/1
+ '0': this device is a UART16450
+ '1': this device is a UART16550
+
+ jitter =
+ in msecs... time to block, -1 to disable it
+
+ vapi_id =
+ VAPI id of this instance
+*/
+
+section uart
+ enabled = 1
+ baseaddr = 0x90000000
+ irq = 2
+ /*channel = "file:uart0.rx,uart0.tx"*/
+ channel = "tcp:10084"
+ jitter = -1 /* async behaviour */
+ 16550 = 1
+end
+
openrisc/trunk/orpsocv2/sim/bin/refdesign-or1ksim.cfg
Property changes :
Added: svn:executable
## -0,0 +1 ##
+*
\ No newline at end of property
Index: openrisc/trunk/orpsocv2/sim/bin/Makefile
===================================================================
--- openrisc/trunk/orpsocv2/sim/bin/Makefile (revision 474)
+++ openrisc/trunk/orpsocv2/sim/bin/Makefile (revision 475)
@@ -179,9 +179,12 @@
endif
# VSIM commands
# Suppressed warnings - 3009: Failed to open $readmemh() file
-# Suppressed warnings - 3009: Module 'blah' does not have a `timescale directive in effect, but previous modules do.
-# Suppressed warnings - 8598: Non-positive replication multiplier inside concat. Replication will be ignored
-MGC_VSIM_ARGS= -suppress 7 -suppress 3009 -suppress 8598 -c $(QUIET) -do "set StdArithNoWarnings 1; run -all; exit"
+# Suppressed warnings - 3009: Module 'blah' does not have a `timescale
+# directive in effect, but previous modules do.
+# Suppressed warnings - 8598: Non-positive replication multiplier inside
+# concat. Replication will be ignored
+MGC_VSIM_ARGS= -suppress 7 -suppress 3009 -suppress 8598 -c $(QUIET) \
+ -do "set StdArithNoWarnings 1; run -all; exit"
# Options required when VPI option used
ifeq ($(VPI), 1)
MGC_VPI_LIB=$(VPI_SRC_C_DIR)/$(MODELTECH_VPILIB)
@@ -206,15 +209,25 @@
#
# A list of paths under rtl/verilog we wish to exclude for module searching
VERILOG_MODULES_EXCLUDE= include components
-VERILOG_MODULES_EXCLUDE_LIST_E=$(shell for exclude in $(VERILOG_MODULES_EXCLUDE); do echo "-e $$exclude"; done)
-RTL_VERILOG_MODULES=$(shell ls $(RTL_VERILOG_DIR) | grep -v $(VERILOG_MODULES_EXCLUDE_LIST_E) )
+VERILOG_MODULES_EXCLUDE_LIST_E=$(shell for exclude in \
+ $(VERILOG_MODULES_EXCLUDE); do echo "-e $$exclude"; done)
+RTL_VERILOG_MODULES=$(shell ls $(RTL_VERILOG_DIR) | grep -v \
+ $(VERILOG_MODULES_EXCLUDE_LIST_E) )
# Specific files to exclude, currently none.
#VERILOG_EXCLUDE=
-#VERILOG_EXCLUDE_LIST_E=$(shell for exclude in $(VERILOG_EXCLUDE); do echo "-e $$exclude"; done)
+#VERILOG_EXCLUDE_LIST_E=$(shell for exclude in $(VERILOG_EXCLUDE); \
+ do echo "-e $$exclude"; done)
# List of verilog source files, minus excluded files
-#RTL_VERILOG_SRC=$(shell for module in $(RTL_VERILOG_MODULES); do if [ -d $(RTL_VERILOG_DIR)/$$module ]; then ls $(RTL_VERILOG_DIR)/$$module/*.v | grep -v $(VERILOG_EXCLUDE_LIST_E); fi; done)
+#RTL_VERILOG_SRC=$(shell for module in $(RTL_VERILOG_MODULES); do \
+ if [ -d $(RTL_VERILOG_DIR)/$$module ]; then \
+ ls $(RTL_VERILOG_DIR)/$$module/*.v | grep -v \
+ $(VERILOG_EXCLUDE_LIST_E); \
+ fi; done)
# List of verilog source files, ignoring excludes
-RTL_VERILOG_SRC=$(shell for module in $(RTL_VERILOG_MODULES); do if [ -d $(RTL_VERILOG_DIR)/$$module ]; then ls $(RTL_VERILOG_DIR)/$$module/*.v; fi; done)
+RTL_VERILOG_SRC=$(shell for module in $(RTL_VERILOG_MODULES); do \
+ if [ -d $(RTL_VERILOG_DIR)/$$module ]; then \
+ ls $(RTL_VERILOG_DIR)/$$module/*.v; \
+ fi; done)
# List of verilog includes
RTL_VERILOG_INCLUDES=$(shell ls $(RTL_VERILOG_INCLUDE_DIR)/*.*)
@@ -241,7 +254,10 @@
# VHDL modules
#RTL_VHDL_MODULES=$(shell ls $(RTL_VHDL_DIR))
# VHDL sources
-#RTL_VHDL_SRC=$(shell for module in $(RTL_VHDL_MODULES); do if [ -d $(RTL_VHDL_DIR)/$$module ]; then ls $(RTL_VHDL_DIR)/$$module/*.vhd; fi; done)
+#RTL_VHDL_SRC=$(shell for module in $(RTL_VHDL_MODULES); do \
+ if [ -d $(RTL_VHDL_DIR)/$$module ]; then \
+ ls $(RTL_VHDL_DIR)/$$module/*.vhd; \
+ fi; done)
#print-vhdl-src:
# @echo echo; echo "\t### VHDL modules and source ###"; echo
# @echo "modules: "; echo $(RTL_VHDL_MODULES); echo
@@ -249,7 +265,8 @@
# Testbench verilog source
-BENCH_VERILOG_SRC=$(shell ls $(BENCH_VERILOG_DIR)/*.v | grep -v $(DESIGN_NAME)_testbench )
+BENCH_VERILOG_SRC=$(shell ls $(BENCH_VERILOG_DIR)/*.v | grep -v \
+ $(DESIGN_NAME)_testbench )
print-bench-src:
$(Q)echo "\tBench verilog source"; \
@@ -256,23 +273,34 @@
echo $(BENCH_VERILOG_SRC)
# Testbench source subdirectory detection
-BENCH_VERILOG_SRC_SUBDIRS +=$(shell for file in `ls $(BENCH_VERILOG_DIR)`; do if [ -d $(BENCH_VERILOG_DIR)/$$file ]; then echo $(BENCH_VERILOG_DIR)/$$file; fi; done)
+BENCH_VERILOG_SRC_SUBDIRS +=$(shell for file in `ls $(BENCH_VERILOG_DIR)`; do \
+ if [ -d $(BENCH_VERILOG_DIR)/$$file ]; then \
+ echo $(BENCH_VERILOG_DIR)/$$file; \
+ fi; done)
# Compile script generation rules:
-modelsim_dut.scr: rtl $(RTL_VERILOG_SRC) $(RTL_VERILOG_INCLUDES) $(BOOTROM_VERILOG)
+modelsim_dut.scr: rtl $(RTL_VERILOG_SRC) $(RTL_VERILOG_INCLUDES) \
+ $(BOOTROM_VERILOG)
$(Q)echo "+incdir+"$(RTL_VERILOG_INCLUDE_DIR) > $@;
$(Q)echo "+incdir+"$(RTL_SIM_SRC_DIR) >> $@;
$(Q)echo "+incdir+"$(BOOTROM_SW_DIR) >> $@;
$(Q)echo "+incdir+"$(BENCH_VERILOG_INCLUDE_DIR) >> $@;
$(Q)echo "+libext+.v" >> $@;
- $(Q)for module in $(RTL_VERILOG_MODULES); do if [ -d $(RTL_VERILOG_DIR)/$$module ]; then echo "-y " $(RTL_VERILOG_DIR)/$$module >> $@; fi; done
+ $(Q)for module in $(RTL_VERILOG_MODULES); do \
+ if [ -d $(RTL_VERILOG_DIR)/$$module ]; then \
+ echo "-y " $(RTL_VERILOG_DIR)/$$module >> $@; \
+ fi; done
$(Q)echo >> $@
modelsim_bench.scr: $(BENCH_VERILOG_SRC)
$(Q)echo "+incdir+"$(BENCH_VERILOG_DIR) > $@;
- $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do echo "+incdir+"$$path >> $@; done
- $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do echo "-y "$$path >> $@; done
+ $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do \
+ echo "+incdir+"$$path >> $@; \
+ done
+ $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do \
+ echo "-y "$$path >> $@; \
+ done
$(Q)echo "+incdir+"$(RTL_VERILOG_INCLUDE_DIR) >> $@;
$(Q)echo "+incdir+"$(RTL_SIM_SRC_DIR) >> $@;
$(Q)echo "+libext+.v" >> $@;
@@ -301,7 +329,8 @@
# Icarus Verilog simulator build and run rules
#
.PHONY: $(ICARUS_SCRIPT)
-$(ICARUS_SCRIPT): $(RTL_VERILOG_SRC) $(RTL_VERILOG_INCLUDES) $(BOOTROM_VERILOG) $(BENCH_VERILOG_SRC)
+$(ICARUS_SCRIPT): $(RTL_VERILOG_SRC) $(RTL_VERILOG_INCLUDES) \
+ $(BOOTROM_VERILOG) $(BENCH_VERILOG_SRC)
$(Q)echo "# Icarus Verilog simulation script" > $@
$(Q)echo "# Auto generated. Any alterations will be written over!" >> $@
$(Q)echo "+incdir+"$(RTL_VERILOG_INCLUDE_DIR) > $@;
@@ -308,9 +337,15 @@
$(Q)echo "+incdir+"$(RTL_SIM_SRC_DIR) >> $@;
$(Q)echo "+incdir+"$(BENCH_VERILOG_DIR) >> $@;
$(Q)echo "+incdir+"$(BOOTROM_SW_DIR) >> $@;
- $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do echo "+incdir+"$$path >> $@; done
- $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do echo "-y "$$path >> $@; done
- $(Q)for module in $(RTL_VERILOG_MODULES); do echo "-y " $(RTL_VERILOG_DIR)/$$module >> $@; done
+ $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do \
+ echo "+incdir+"$$path >> $@; \
+ done
+ $(Q)for path in $(BENCH_VERILOG_SRC_SUBDIRS); do \
+ echo "-y "$$path >> $@; \
+ done
+ $(Q)for module in $(RTL_VERILOG_MODULES); do \
+ echo "-y " $(RTL_VERILOG_DIR)/$$module >> $@; \
+ done
$(Q)echo "-y" $(RTL_SIM_SRC_DIR) >> $@;
$(Q)echo "-y" $(BENCH_VERILOG_DIR) >> $@;
$(Q)echo $(BENCH_TOP) >> $@;
@@ -366,9 +401,6 @@
# Include the test-defines.v generation rule
include ../bin/definesgen.inc
-# $(Q)for module in $(GATELEVEL_MODULES); do echo "\`define "$$module"_IS_GATELEVEL " >> $@; done
-# More possible test defines go here
-
#
# Software make rules (called recursively)
#
@@ -478,7 +510,8 @@
# Clean away verilator build path and objects in SystemC path
clean-vlt:
$(Q)rm -rf $(SIM_VLT_DIR)
- $(Q)$(MAKE) -C $(BENCH_SYSC_SRC_DIR) -f $(BENCH_SYSC_SRC_DIR)/Modules.make clean
+ $(Q)$(MAKE) -C $(BENCH_SYSC_SRC_DIR) -f \
+ $(BENCH_SYSC_SRC_DIR)/Modules.make clean
clean-test-defines:
$(Q)rm -f $(TEST_DEFINES_VLG)
@@ -511,7 +544,8 @@
VLT_SCRIPT=verilator.scr
# Script for Verilator
-$(SIM_VLT_DIR)/$(VLT_SCRIPT): $(RTL_VERILOG_SRC) $(RTL_VERILOG_INCLUDES) $(BOOTROM_VERILOG)
+$(SIM_VLT_DIR)/$(VLT_SCRIPT): $(RTL_VERILOG_SRC) $(RTL_VERILOG_INCLUDES) \
+ $(BOOTROM_VERILOG)
$(Q)echo "\tGenerating Verilator script"
$(Q)echo "# Verilator sources script" > $@
$(Q)echo "# Auto generated. Any alterations will be written over!" >> $@
@@ -518,7 +552,9 @@
$(Q)echo "+incdir+"$(RTL_VERILOG_INCLUDE_DIR) > $@;
$(Q)echo "+incdir+"$(BOOTROM_SW_DIR) >> $@;
$(Q)echo "+incdir+"$(SIM_RUN_DIR) >> $@;
- $(Q)for module in $(RTL_VERILOG_MODULES); do echo "-y " $(RTL_VERILOG_DIR)/$$module >> $@; done
+ $(Q)for module in $(RTL_VERILOG_MODULES); do \
+ echo "-y " $(RTL_VERILOG_DIR)/$$module >> $@; \
+ done
$(Q)echo $(DUT_TOP) >> $@;
$(Q) echo >> $@
@@ -558,7 +594,8 @@
# checking the efficiency of the model - not really useful for checking code
# or the function of the model.
ifdef VLT_DO_PERFORMANCE_PROFILE_BUILD
-VLT_CPPFLAGS += -fprofile-generate -fbranch-probabilities -fvpt -funroll-loops -fpeel-loops -ftracer
+VLT_CPPFLAGS += -fprofile-generate -fbranch-probabilities -fvpt \
+ -funroll-loops -fpeel-loops -ftracer
else
VLT_CPPFLAGS +=-fprofile-use -Wcoverage-mismatch
endif
@@ -581,7 +618,8 @@
VLT_FLAGS +=--inline-mult 1
# Optimisation option for Verilator scripts
VLT_FLAGS +=-O3
-# X-assign - at reset, all signals are set to random values, helps find rst bugs
+# X-assign - at reset, all signals are set to random values, helps find
+# reset bugs
VLT_FLAGS +=-x-assign unique
VLT_TRACEOBJ = verilated_vcd_c
@@ -595,9 +633,13 @@
SYSC_MODEL_SOURCES=$(shell ls $(BENCH_SYSC_SRC_DIR)/*.cpp)
SYSC_MODEL_SOURCES +=$(shell ls $(BENCH_SYSC_INCLUDE_DIR)/*.h)
-VLT_MODULES_OBJS=$(shell for mod in $(SYSC_MODELS_BUILD); do echo $(SIM_VLT_DIR)/$$mod.o; done)
+VLT_MODULES_OBJS=$(shell for mod in $(SYSC_MODELS_BUILD); do \
+ echo $(SIM_VLT_DIR)/$$mod.o; \
+ done)
-VLT_MODEL_LINKS=$(shell for SYSCMODEL in $(SYSC_MODELS); do echo $(SIM_VLT_DIR)/$$SYSCMODEL.cpp; done)
+VLT_MODEL_LINKS=$(shell for SYSCMODEL in $(SYSC_MODELS); do \
+ echo $(SIM_VLT_DIR)/$$SYSCMODEL.cpp; \
+ done)
# Make Verilator build path if it doesn't exist
$(SIM_VLT_DIR):
@@ -618,18 +660,32 @@
$(SIM_VLT_DIR)/$(VLT_EXE) -h
@echo;echo
-$(SIM_VLT_DIR)/$(VLT_EXE): $(SIM_VLT_DIR)/lib$(VLT_EXE).a $(SIM_VLT_DIR)/OrpsocMain.o
-# Final linking of the simulation executable. Order of libraries here is important!
+$(SIM_VLT_DIR)/$(VLT_EXE): $(SIM_VLT_DIR)/lib$(VLT_EXE).a \
+ $(SIM_VLT_DIR)/OrpsocMain.o
+# Final linking of the simulation executable. Order of libraries here is
+# important!
$(Q)echo; echo "\tGenerating simulation executable"; echo
- $(Q)cd $(SIM_VLT_DIR) && g++ $(VLT_DEBUG_COMPILE_FLAGS) $(VLT_CPPFLAGS) -I$(BENCH_SYSC_INCLUDE_DIR) -I$(SIM_VLT_DIR) -I$(VERILATOR_ROOT)/include -I$(SYSTEMC)/include -o $(VLT_EXE) -L. -L$(BENCH_SYSC_SRC_DIR) -L$(SYSTEMC)/$(SYSC_LIB_ARCH_DIR) OrpsocMain.o -l$(VLT_EXE) -lmodules -lsystemc
+ $(Q)cd $(SIM_VLT_DIR) && \
+ g++ $(VLT_DEBUG_COMPILE_FLAGS) \
+ $(VLT_CPPFLAGS) -I$(BENCH_SYSC_INCLUDE_DIR) -I$(SIM_VLT_DIR) \
+ -I$(VERILATOR_ROOT)/include -I$(SYSTEMC)/include -o $(VLT_EXE) \
+ -L. -L$(BENCH_SYSC_SRC_DIR) -L$(SYSTEMC)/$(SYSC_LIB_ARCH_DIR) \
+ OrpsocMain.o -l$(VLT_EXE) -lmodules -lsystemc
-# Now compile the top level systemC "testbench" module from the systemC source path
+# Now compile the top level systemC "testbench" module from the systemC source
+# path
$(SIM_VLT_DIR)/OrpsocMain.o: $(BENCH_SYSC_SRC_DIR)/OrpsocMain.cpp
@echo; echo "\tCompiling top level SystemC testbench"; echo
- cd $(SIM_VLT_DIR) && g++ $(VLT_DEBUG_COMPILE_FLAGS) $(VLT_CPPFLAGS) $(TRACE_FLAGS) -I$(BENCH_SYSC_INCLUDE_DIR) -I$(SIM_VLT_DIR) -I$(VERILATOR_ROOT)/include -I$(SYSTEMC)/include -c $(BENCH_SYSC_SRC_DIR)/OrpsocMain.cpp
+ cd $(SIM_VLT_DIR) && \
+ g++ $(VLT_DEBUG_COMPILE_FLAGS) $(VLT_CPPFLAGS) $(TRACE_FLAGS) \
+ -I$(BENCH_SYSC_INCLUDE_DIR) -I$(SIM_VLT_DIR) \
+ -I$(VERILATOR_ROOT)/include -I$(SYSTEMC)/include -c \
+ $(BENCH_SYSC_SRC_DIR)/OrpsocMain.cpp
-$(SIM_VLT_DIR)/lib$(VLT_EXE).a: $(SIM_VLT_DIR)/$(VLT_EXE)__ALL.a $(VLT_MODULES_OBJS) $(SIM_VLT_DIR)/verilated.o
-# Now archive all of the libraries from verilator witht he other modules we might have
+$(SIM_VLT_DIR)/lib$(VLT_EXE).a: $(SIM_VLT_DIR)/$(VLT_EXE)__ALL.a \
+ $(VLT_MODULES_OBJS) $(SIM_VLT_DIR)/verilated.o
+# Now archive all of the libraries from verilator witht he other modules we
+# might have
@echo; echo "\tArchiving libraries into lib"$(VLT_EXE)".a"; echo
$(Q)cd $(SIM_VLT_DIR) && \
cp $(VLT_EXE)__ALL.a lib$(VLT_EXE).a && \
@@ -661,7 +717,8 @@
$(MAKE) -f $(VLT_EXE).mk $$SYSCMODEL.o; \
done
-$(SIM_VLT_DIR)/$(VLT_EXE)__ALL.a: $(SIM_VLT_DIR)/$(VLT_EXE).mk $(SYSC_MODEL_SOURCES)
+$(SIM_VLT_DIR)/$(VLT_EXE)__ALL.a: $(SIM_VLT_DIR)/$(VLT_EXE).mk \
+ $(SYSC_MODEL_SOURCES)
@echo; echo "\tCompiling main design"; echo
$(Q)cd $(SIM_VLT_DIR) && \
export USER_CPPFLAGS="$(VLT_CPPFLAGS)"; \
@@ -668,17 +725,21 @@
export USER_LDDFLAGS="$(VLT_CPPFLAGS)"; \
$(MAKE) -f $(VLT_EXE).mk $(VLT_EXE)__ALL.a
-$(SIM_VLT_DIR)/$(VLT_EXE).mk: $(SIM_VLT_DIR)/$(VLT_SCRIPT) $(BENCH_SYSC_SRC_DIR)/libmodules.a
+$(SIM_VLT_DIR)/$(VLT_EXE).mk: $(SIM_VLT_DIR)/$(VLT_SCRIPT) \
+ $(BENCH_SYSC_SRC_DIR)/libmodules.a
# Now call verilator to generate the .mk files
$(Q)echo; echo "\tGenerating makefiles with Verilator"; echo
$(Q)cd $(SIM_VLT_DIR) && \
- verilator -language 1364-2001 --top-module orpsoc_top -Mdir . -sc $(VLT_FLAGS) -I$(BENCH_SYSC_INCLUDE_DIR) -I$(BENCH_SYSC_SRC_DIR) -f $(SIM_VLT_DIR)/$(VLT_SCRIPT)
+ verilator -language 1364-2001 --top-module orpsoc_top -Mdir . -sc \
+ $(VLT_FLAGS) -I$(BENCH_SYSC_INCLUDE_DIR) -I$(BENCH_SYSC_SRC_DIR) \
+ -f $(SIM_VLT_DIR)/$(VLT_SCRIPT)
# SystemC modules library
$(BENCH_SYSC_SRC_DIR)/libmodules.a:
@echo; echo "\tCompiling SystemC modules"; echo
$(Q)export VLT_CPPFLAGS="$(VLT_CPPFLAGS)"; \
- $(MAKE) -C $(BENCH_SYSC_SRC_DIR) -f $(BENCH_SYSC_SRC_DIR)/Modules.make $(VLT_SYSC_DEBUG_DEFINE)
+ $(MAKE) -C $(BENCH_SYSC_SRC_DIR) \
+ -f $(BENCH_SYSC_SRC_DIR)/Modules.make $(VLT_SYSC_DEBUG_DEFINE)
print-vlt-model-link-paths:
$(Q)echo $(VLT_MODEL_LINKS)
@@ -688,8 +749,10 @@
for SYSCMODEL in $(SYSC_MODELS); do \
if [ ! -e $(SIM_VLT_DIR)/$$SYSCMODEL.cpp ]; then \
echo "\tLinking SystemC model $$SYSCMODEL Verilator model build path"; \
- ln -s $(BENCH_SYSC_SRC_DIR)/$$SYSCMODEL.cpp $(SIM_VLT_DIR)/$$SYSCMODEL.cpp; \
- ln -s $(BENCH_SYSC_INCLUDE_DIR)/$$SYSCMODEL.h $(SIM_VLT_DIR)/$$SYSCMODEL.h; \
+ ln -s $(BENCH_SYSC_SRC_DIR)/$$SYSCMODEL.cpp \
+ $(SIM_VLT_DIR)/$$SYSCMODEL.cpp; \
+ ln -s $(BENCH_SYSC_INCLUDE_DIR)/$$SYSCMODEL.h \
+ $(SIM_VLT_DIR)/$$SYSCMODEL.h; \
fi; \
done
@@ -727,7 +790,6 @@
$(SIM_VLT_DIR)/OrpsocMain.gcda: $(SIM_VLT_DIR)/$(VLT_EXE)-for-profiling
$(MAKE) -C $(SW_DIR)/apps/dhry dhry.elf NUM_RUNS=5000
-# $(SIM_VLT_DIR)/$(VLT_EXE) -f $(SW_DIR)/dhry/dhry.elf -v -l sim.log --crash-monitor
$(SIM_VLT_DIR)/$(VLT_EXE) -f $(SW_DIR)/apps/dhry/dhry.elf
# Clean all compiled things
@@ -751,7 +813,9 @@
lint-vlt: $(SIM_VLT_DIR) rtl $(DUMMY_FILES_FOR_VLT) $(SIM_VLT_DIR)/$(VLT_SCRIPT)
$(Q)echo; echo "\tLinting design with Verilator"; echo
$(Q)cd $(SIM_VLT_DIR) && \
- verilator -language 1364-2001 --top-module orpsoc_top --lint-only -Mdir . -sc $(VLT_FLAGS) -I$(BENCH_SYSC_INCLUDE_DIR) -I$(BENCH_SYSC_SRC_DIR) -f $(SIM_VLT_DIR)/$(VLT_SCRIPT)
+ verilator -language 1364-2001 --top-module orpsoc_top --lint-only \
+ -Mdir . -sc $(VLT_FLAGS) -I$(BENCH_SYSC_INCLUDE_DIR) \
+ -I$(BENCH_SYSC_SRC_DIR) -f $(SIM_VLT_DIR)/$(VLT_SCRIPT)
################################################################################
# Architectural simulator test rules
@@ -758,7 +822,7 @@
################################################################################
ARCH_SIM_EXE ?=or32-elf-sim
-ARCH_SIM_CFG ?= ../bin/or1ksim-orpsocv2.cfg
+ARCH_SIM_CFG ?= ../bin/refdesign-or1ksim.cfg
ARCH_SIM_OPTS ?= -q
.PHONY: rtl-test
/openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-cbasic.c
1,4 → 1,4
/* Test basic c functionality. */ |
/* Test basic c functionality, and BSS section clearing. */ |
#include "cpu-utils.h" |
#include "lib-utils.h" |
|
157,12 → 157,84
return i; |
} |
|
|
/* Test of BSS section being cleared at initialisation. */ |
/* BSS testing requires correct linker symbols in script*/ |
|
static char testchar = 0; |
static short testshort = 0; |
static int testint = 0; |
static long long int testlonglong = 0; |
|
#define BSS_BEGINNING _bss_start |
#define BSS_END _bss_end |
|
/* Variables that will be determined by linker script */ |
extern unsigned int BSS_BEGINNING; |
extern unsigned int BSS_END; |
|
void |
test_bss(void) |
{ |
unsigned long * bss_start_pointer; |
unsigned long * bss_end_pointer; |
|
char * test_char_ptr; |
short * test_short_ptr; |
int * test_int_ptr; |
long long int * test_long_ptr; |
|
bss_start_pointer = (unsigned long*) &BSS_BEGINNING; |
bss_end_pointer = (unsigned long*) &BSS_END; |
|
report ((unsigned long) bss_start_pointer); |
report ((unsigned long) bss_end_pointer); |
|
test_char_ptr = (char*) &testchar; |
test_short_ptr = (short*) &testshort; |
test_int_ptr = (int*) &testint; |
test_long_ptr = (long long int*) &testlonglong; |
|
report ((unsigned long) test_char_ptr); |
report ((unsigned long)testchar & 0xff); |
if (testchar & 0xff) |
exit(1); |
|
report ((unsigned long) test_short_ptr); |
report ((unsigned long) testshort & 0xffff); |
if (testshort & 0xffff) |
exit(2); |
|
report ((unsigned long) test_int_ptr); |
report ((unsigned long) testint); |
if (testint) |
exit(3); |
|
report ((unsigned long) test_long_ptr); |
report ((unsigned long) testlonglong & 0xffffffff); |
report ((unsigned long) (testlonglong >> 32) & 0xffffffff); |
if (testlonglong & 0xffffffff) |
exit(4); |
if ((testlonglong >> 32) & 0xffffffff) |
exit(5); |
|
/* This should be junk (maybe Xs in RTL sim) */ |
int uninited_int; |
report ((unsigned long) &uninited_int); |
report ((unsigned long) uninited_int); |
|
return; |
} |
|
int main() |
{ |
signed long result1 = 0; |
signed long result2 = 0; |
signed long result3 = 0; |
unsigned long final_result; |
|
test_bss(); |
|
result1 = test_cond(1); |
result2 = test_cond(-1); |
result3 -= result1 + result2; |
191,12 → 263,18
result1 = test_array(1); |
result2 = test_array(-1); |
result3 -= result1 + result2; |
report(result2); |
report(result2); |
|
// gives us 8000000d (goooood) |
report(result3+0x3474E142); |
if (result3+0x3474E142 == 0x8000000d) |
exit(0); |
// Check final result |
final_result = (unsigned long)result3; |
|
// Should give us 0x8000000d (Gooooood) |
final_result += 0x3474E142; |
|
report(final_result); |
|
if (final_result == 0x8000000d) |
return 0; |
else |
exit(1); |
return 1; |
} |
/openrisc/trunk/orpsocv2/sw/drivers/or1200/crt0.S
296,8 → 296,8
l.and r1, r1, r2 |
*/ |
/* Clear BSS */ |
LOAD_SYMBOL_2_GPR(r28, ___bss_start) |
LOAD_SYMBOL_2_GPR(r30, __end) |
LOAD_SYMBOL_2_GPR(r28, _bss_start) |
LOAD_SYMBOL_2_GPR(r30, _bss_end) |
1: |
l.sw (0)(r28), r0 |
l.sfltu r28, r30 |
/openrisc/trunk/orpsocv2/sw/drivers/or1200/link.ld
61,19 → 61,12
_edata = .; |
} > ram |
|
.bss SIZEOF(.data) + ADDR(.data) : |
.bss : |
{ |
sbss = . ; |
_sbss = . ; |
__bss_start = ALIGN(0x8); |
___bss_start = ALIGN(0x8); |
_bss_start = .; |
*(.bss) |
*(COMMON) |
end = ALIGN(0x8); |
_end = ALIGN(0x8); |
__end = ALIGN(0x8); |
ebss = .; |
_ebss = .; |
_bss_end = .; |
} > ram |
|
/* ensure there is enough room for stack */ |
/openrisc/trunk/orpsocv2/boards/actel/ordb1a3pe1500/sim/bin/ordb1a3pe1500-or1ksim.cfg
0,0 → 1,272
/* ordb1a3pe1500-or1ksim.cfg -- Simulator configuration script file for |
ordb1a3pe1500 ORPSoC board build. |
|
Copyright (C) 2001-2002, Marko Mlinar, markom@opencores.org |
Copyright (C) 2010, Embecosm Limited |
|
Contributor Jeremy Bennett <jeremy.bennett@embecosm.com> |
|
This file is part of OpenRISC 1000 Architectural Simulator. |
|
This program is free software; you can redistribute it and/or modify it |
under the terms of the GNU General Public License as published by the Free |
Software Foundation; either version 3 of the License, or (at your option) |
any later version. |
|
This program is distributed in the hope that it will be useful, but WITHOUT |
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
more details. |
|
You should have received a copy of the GNU General Public License along |
with this program. If not, see <http://www.gnu.org/licenses/>. */ |
|
|
/* -------------------------------------------------------------------------- */ |
/* The Ork1sim has various parameters, that can be set in configuration files |
like this one. The user can specify a configuration file at startu[ with |
the -f <filename.cfg> option. |
|
The user guide (see the 'doc' directory) gives full details on |
configuration files. This is a reference configuration, which may be used |
as a starting point for customization. |
|
A number of peripherals are mapped at standard addresses (above 0x80000000) |
in the Verilog RTL of ORPSoC standard sitribution. The same values should |
be used in Or1ksim section definitions to match the behavior of the Verilog |
|
0x90000000 UART |
0x91000000 GPIO |
0x92000000 Ethernet |
|
Not all verilog modules are modeled in or1ksim. */ |
/* -------------------------------------------------------------------------- */ |
|
|
/* Simulator section |
|
verbose = 0|1 |
debug = 0-9 |
profile = 0|1 |
prof_file = "<filename>" (default: "sim.profile") |
mprofile = 0|1 |
mprof_file = "<filename>" (default: "sim.mprofile") |
history = 0|1 |
exe_log = 0|1 |
exe_log_type = hardware|simple|software|default |
exe_log_start = <value> (default: 0) |
exe_log_end = <value> (default: never end) |
exe_log_marker = <value> (default: no markers) |
exe_log_file = "<filename>" (default: "executed.log") |
exe_bin_insn_log = 0|1 |
exe_bin_insn_log_file = "<filename>" (default: "exe-insn.bin") |
clkcycle = <value>[ps|ns|us|ms] |
*/ |
section sim |
clkcycle = 50ns |
end |
|
/* CPU section |
|
ver = <value> (default: 0) |
cfg = <value> (default: 0) |
rev = <value> (default: 0) |
upr = <value> (see user manual for default settings) |
cfgr = <value> (default: 0x00000020) |
sr = <value> (default: 0x00008001) |
superscalar = 0|1 |
hazards = 0|1 |
dependstats = 0|1 |
sbuf_len = <value> (default: 0) |
hardfloat = 0|1 |
*/ |
section cpu |
ver = 0x12 |
cfg = 0x00 |
rev = 0x0001 |
end |
|
|
/* Memory section |
|
type = unknown|random|unknown|pattern |
random_seed = <value> (default: -1) |
pattern = <value> (default: 0) |
baseaddr = <hex_value> (default: 0) |
size = <hex_value> (default: 1024) |
name = "<string>" (default: "anonymous memory block") |
ce = <value> (default: -1) |
mc = <value> (default: 0) |
delayr = <value> (default: 1) |
delayw = <value> (default: 1) |
log = "<filename>" (default: NULL) |
*/ |
section memory |
name = "RAM" |
type = unknown |
baseaddr = 0x00000000 |
size = 0x02000000 |
delayr = 1 |
delayw = 1 |
end |
|
|
/* Data MMU section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
pagesize = <value> (default: 8192) |
entrysize = <value> (default: 1) |
ustates = <value> (default: 1) |
hitdelay = <value> (default: 1) |
missdelay = <value> (default: 1) |
*/ |
section dmmu |
enabled = 1 |
nsets = 64 |
nways = 1 |
pagesize = 8192 |
hitdelay = 0 |
missdelay = 0 |
end |
|
|
/* Instruction MMU section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
pagesize = <value> (default: 8192) |
entrysize = <value> (default: 1) |
ustates = <value> (default: 1) |
hitdelay = <value> (default: 1) |
missdelay = <value> (default: 1) |
*/ |
section immu |
enabled = 1 |
nsets = 64 |
nways = 1 |
pagesize = 8192 |
hitdelay = 0 |
missdelay = 0 |
end |
|
|
/* Data cache section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
blocksize = <value> (default: 16) |
ustates = <value> (default: 2) |
load_hitdelay = <value> (default: 2) |
load_missdelay = <value> (default: 2) |
store_hitdelay = <value> (default: 0) |
store_missdelay = <value> (default: 0) |
*/ |
|
section dc |
enabled = 1 |
nsets = 256 |
nways = 1 |
blocksize = 16 |
load_hitdelay = 0 |
load_missdelay = 0 |
store_hitdelay = 0 |
store_missdelay = 0 |
end |
|
|
/* Instruction cache section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
blocksize = <value> (default: 16) |
ustates = <value> (default: 2) |
hitdelay = <value> (default: 1) |
missdelay = <value> (default: 1) |
*/ |
section ic |
enabled = 1 |
nsets = 512 |
nways = 1 |
blocksize = 16 |
hitdelay = 0 |
missdelay = 0 |
end |
|
|
/* Programmable interrupt controller section |
|
enabled = 0|1 |
edge_trigger = 0|1 (default: 1) |
*/ |
|
section pic |
enabled = 1 |
end |
|
|
/* Power management section |
|
enabled = 0|1 |
*/ |
|
section pm |
enabled = 0 |
end |
|
/* Debug unit section |
|
enabled = 0|1 |
rsp_enabled = 0|1 |
rsp_port = <value> (default: 51000) |
vapi_id = <value> (default: 0) |
*/ |
section debug |
enabled = 0 |
end |
|
|
/* UART section |
|
enabled = 0|1 |
baseaddr = <value> (default: 0) |
channel = "value>" (default: "xterm:") |
irq = <value> (default: 0) |
16550 = 0|1 |
jitter = <value> (default: 0) |
vapi_id = <value> (default: 0) |
*/ |
|
section uart |
enabled = 1 |
baseaddr = 0x90000000 |
irq = 2 |
16550 = 1 |
end |
|
/* Ethernet section |
|
enabled = 0|1 |
baseaddr = <value> (default: 0) |
dma = <value> (default: 0) |
irq = <value> (default: 0) |
rtx_type = 0|1 |
rx_channel = <value> (default: 0) |
tx_channel = <value> (default: 0) |
rxfile = "<filename>" (default: "eth_rx") |
txfile = "<filename>" (default: "eth_rx") |
sockif = "<service>" (default: "or1ksim_eth") |
vapi_id = <value> (default: 0) |
*/ |
section ethernet |
enabled = 1 |
baseaddr = 0x92000000 |
irq = 4 |
rtx_type = "tap" |
tap_dev = "tap0" |
dummy_crc = 1 |
end |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/ml501-or1ksim.cfg
0,0 → 1,270
/* ml501-or1ksim.cfg -- Simulator configuration script file for ML501 board. |
|
Copyright (C) 2001-2002, Marko Mlinar, markom@opencores.org |
Copyright (C) 2010, Embecosm Limited |
|
Contributor Jeremy Bennett <jeremy.bennett@embecosm.com> |
|
This file is part of OpenRISC 1000 Architectural Simulator. |
|
This program is free software; you can redistribute it and/or modify it |
under the terms of the GNU General Public License as published by the Free |
Software Foundation; either version 3 of the License, or (at your option) |
any later version. |
|
This program is distributed in the hope that it will be useful, but WITHOUT |
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
more details. |
|
You should have received a copy of the GNU General Public License along |
with this program. If not, see <http://www.gnu.org/licenses/>. */ |
|
|
/* -------------------------------------------------------------------------- */ |
/* The Ork1sim has various parameters, that can be set in configuration files |
like this one. The user can specify a configuration file at startu[ with |
the -f <filename.cfg> option. |
|
The user guide (see the 'doc' directory) gives full details on |
configuration files. This is a reference configuration, which may be used |
as a starting point for customization. |
|
A number of peripherals are mapped at standard addresses (above 0x80000000) |
in the Verilog RTL of ORPSoC standard sitribution. The same values should |
be used in Or1ksim section definitions to match the behavior of the Verilog |
|
0x90000000 UART |
0x91000000 GPIO |
0x92000000 Ethernet |
*/ |
/* -------------------------------------------------------------------------- */ |
|
|
/* Simulator section |
|
verbose = 0|1 |
debug = 0-9 |
profile = 0|1 |
prof_file = "<filename>" (default: "sim.profile") |
mprofile = 0|1 |
mprof_file = "<filename>" (default: "sim.mprofile") |
history = 0|1 |
exe_log = 0|1 |
exe_log_type = hardware|simple|software|default |
exe_log_start = <value> (default: 0) |
exe_log_end = <value> (default: never end) |
exe_log_marker = <value> (default: no markers) |
exe_log_file = "<filename>" (default: "executed.log") |
exe_bin_insn_log = 0|1 |
exe_bin_insn_log_file = "<filename>" (default: "exe-insn.bin") |
clkcycle = <value>[ps|ns|us|ms] |
*/ |
section sim |
clkcycle = 20ns |
end |
|
/* CPU section |
|
ver = <value> (default: 0) |
cfg = <value> (default: 0) |
rev = <value> (default: 0) |
upr = <value> (see user manual for default settings) |
cfgr = <value> (default: 0x00000020) |
sr = <value> (default: 0x00008001) |
superscalar = 0|1 |
hazards = 0|1 |
dependstats = 0|1 |
sbuf_len = <value> (default: 0) |
hardfloat = 0|1 |
*/ |
section cpu |
ver = 0x12 |
cfg = 0x00 |
rev = 0x0001 |
end |
|
|
/* Memory section |
|
type = unknown|random|unknown|pattern |
random_seed = <value> (default: -1) |
pattern = <value> (default: 0) |
baseaddr = <hex_value> (default: 0) |
size = <hex_value> (default: 1024) |
name = "<string>" (default: "anonymous memory block") |
ce = <value> (default: -1) |
mc = <value> (default: 0) |
delayr = <value> (default: 1) |
delayw = <value> (default: 1) |
log = "<filename>" (default: NULL) |
*/ |
section memory |
name = "RAM" |
type = unknown |
baseaddr = 0x00000000 |
size = 0x02000000 |
delayr = 1 |
delayw = 1 |
end |
|
|
/* Data MMU section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
pagesize = <value> (default: 8192) |
entrysize = <value> (default: 1) |
ustates = <value> (default: 1) |
hitdelay = <value> (default: 1) |
missdelay = <value> (default: 1) |
*/ |
section dmmu |
enabled = 1 |
nsets = 64 |
nways = 1 |
pagesize = 8192 |
hitdelay = 0 |
missdelay = 0 |
end |
|
|
/* Instruction MMU section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
pagesize = <value> (default: 8192) |
entrysize = <value> (default: 1) |
ustates = <value> (default: 1) |
hitdelay = <value> (default: 1) |
missdelay = <value> (default: 1) |
*/ |
section immu |
enabled = 1 |
nsets = 64 |
nways = 1 |
pagesize = 8192 |
hitdelay = 0 |
missdelay = 0 |
end |
|
|
/* Data cache section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
blocksize = <value> (default: 16) |
ustates = <value> (default: 2) |
load_hitdelay = <value> (default: 2) |
load_missdelay = <value> (default: 2) |
store_hitdelay = <value> (default: 0) |
store_missdelay = <value> (default: 0) |
*/ |
|
section dc |
enabled = 1 |
nsets = 512 |
nways = 1 |
blocksize = 16 |
load_hitdelay = 0 |
load_missdelay = 0 |
store_hitdelay = 0 |
store_missdelay = 0 |
end |
|
|
/* Instruction cache section |
|
enabled = 0|1 |
nsets = <value> (default: 1) |
nways = <value> (default: 1) |
blocksize = <value> (default: 16) |
ustates = <value> (default: 2) |
hitdelay = <value> (default: 1) |
missdelay = <value> (default: 1) |
*/ |
section ic |
enabled = 1 |
nsets = 512 |
nways = 1 |
blocksize = 16 |
hitdelay = 0 |
missdelay = 0 |
end |
|
|
/* Programmable interrupt controller section |
|
enabled = 0|1 |
edge_trigger = 0|1 (default: 1) |
*/ |
|
section pic |
enabled = 1 |
end |
|
|
/* Power management section |
|
enabled = 0|1 |
*/ |
|
section pm |
enabled = 0 |
end |
|
/* Debug unit section |
|
enabled = 0|1 |
rsp_enabled = 0|1 |
rsp_port = <value> (default: 51000) |
vapi_id = <value> (default: 0) |
*/ |
section debug |
enabled = 0 |
end |
|
|
/* UART section |
|
enabled = 0|1 |
baseaddr = <value> (default: 0) |
channel = "value>" (default: "xterm:") |
irq = <value> (default: 0) |
16550 = 0|1 |
jitter = <value> (default: 0) |
vapi_id = <value> (default: 0) |
*/ |
|
section uart |
enabled = 1 |
baseaddr = 0x90000000 |
irq = 2 |
16550 = 1 |
end |
|
/* Ethernet section |
|
enabled = 0|1 |
baseaddr = <value> (default: 0) |
dma = <value> (default: 0) |
irq = <value> (default: 0) |
rtx_type = 0|1 |
rx_channel = <value> (default: 0) |
tx_channel = <value> (default: 0) |
rxfile = "<filename>" (default: "eth_rx") |
txfile = "<filename>" (default: "eth_rx") |
sockif = "<service>" (default: "or1ksim_eth") |
vapi_id = <value> (default: 0) |
*/ |
section ethernet |
enabled = 1 |
baseaddr = 0x92000000 |
irq = 4 |
rtx_type = "tap" |
tap_dev = "tap0" |
dummy_crc = 1 |
end |