URL
https://opencores.org/ocsvn/tinycpu/tinycpu/trunk
Subversion Repositories tinycpu
Compare Revisions
- This comparison shows the changes necessary to convert path
/tinycpu/trunk
- from Rev 23 to Rev 24
- ↔ Reverse comparison
Rev 23 → Rev 24
/testbench/core_tb.vhd
111,7 → 111,7
|
Reset <= '0'; |
MemIn <= x"0012"; --mov r0, 0xFF |
wait for 30 ns; --fetcher needs two clock cycles to catch up |
wait for 20 ns; --fetcher needs two clock cycles to catch up |
assert(MemAddr = x"0100") report "Not fetching from correct start address" severity error; |
MemIn <= x"00F1"; --mov r0, 0xF1 |
wait for 10 ns; |
120,7 → 120,14
MemIn <= x"0056"; |
wait for 10 ns; |
assert(DebugR0 = x"F1") report "loaded value of R0 is not correct" severity error; |
MemIn <= x"0E50"; --mov IP, 0x50 |
wait for 10 ns; |
assert( MemAddr = x"0150") report "mov to IP doesn't work" severity error; --DebugIP uses regOut, so it won't be updated until next clock cycle actually, but it's correct. |
MemIn <= x"0020"; --mov r0, 0x20 |
wait for 10 ns; |
assert (MemAddr = x"0152" and DebugIP=x"50") report "fetching is wrong after move to IP" severity error; --DebugIP uses regOut, Fetchaddress uses regIn, so this is correct |
wait for 10 ns; --wait until register write happens |
assert(DebugR0 = x"20") report "mov to r0 is wrong after move to IP" severity error; |
|
-- summary of testbench |
assert false |
/src/core.vhd
239,6 → 239,8
--actual decoding |
case opmain is |
when "0000" => --mov reg,imm |
--if to_integer(unsigned(opreg1)) = REGIP then |
|
RegIn(to_integer(unsigned(opreg1))) <= opimmd; |
RegWE(to_integer(unsigned(opreg1))) <= '1'; |
when others => |