URL
https://opencores.org/ocsvn/minsoc/minsoc/trunk
Subversion Repositories minsoc
Compare Revisions
- This comparison shows the changes necessary to convert path
/
- from Rev 60 to Rev 59
- ↔ Reverse comparison
Rev 60 → Rev 59
/minsoc/trunk/bench/verilog/minsoc_bench_defines.v
1,9 → 1,16
|
`timescale 1ns/100ps |
|
`ifdef POSITIVE_RESET |
`define RESET_LEVEL 1'b1 |
`elsif NEGATIVE_RESET |
`define RESET_LEVEL 1'b0 |
`else |
`define RESET_LEVEL 1'b1 |
`endif |
|
//set RTL for simulation, override FPGA specific definitions (JTAG TAP, MEMORY and CLOCK DIVIDER) |
`define GENERIC_FPGA |
`define MEMORY_MODEL //simulation uses a memory model enabling INITIALIZE_MEMORY_MODEL. If you comment this, START_UP might be interesting. |
`define NO_CLOCK_DIVISION //if commented out, generic clock division is implemented (odd divisors are rounded down) |
//~set RTL for simulation, override FPGA specific definitions (JTAG TAP, MEMORY and CLOCK DIVIDER) |
|
/minsoc/trunk/bench/verilog/minsoc_bench.v
4,14 → 4,6
|
module minsoc_bench(); |
|
`ifdef POSITIVE_RESET |
localparam RESET_LEVEL = 1'b1; |
`elsif NEGATIVE_RESET |
localparam RESET_LEVEL = 1'b0; |
`else |
localparam RESET_LEVEL = 1'b1; |
`endif |
|
reg clock, reset; |
|
//Debug interface |
68,7 → 60,7
reg load_file; |
|
initial begin |
reset = ~RESET_LEVEL; |
reset = ~`RESET_LEVEL; |
clock = 1'b0; |
|
`ifndef NO_CLOCK_DIVISION |
128,9 → 120,9
|
// Reset controller |
repeat (2) @ (negedge clock); |
reset = RESET_LEVEL; |
reset = `RESET_LEVEL; |
repeat (16) @ (negedge clock); |
reset = ~RESET_LEVEL; |
reset = ~`RESET_LEVEL; |
|
`ifdef START_UP |
// Pass firmware over spi to or1k_startup |
/minsoc/trunk/bench/verilog/minsoc_memory_model.v
52,7 → 52,7
// |
|
|
module minsoc_memory_model ( |
module minsoc_onchip_ram_top ( |
wb_clk_i, wb_rst_i, |
|
wb_dat_i, wb_dat_o, wb_adr_i, wb_sel_i, wb_we_i, wb_cyc_i, |
/minsoc/trunk/rtl/verilog/minsoc_top.v
640,11 → 640,7
// |
// Instantiation of the SRAM controller |
// |
`ifdef MEMORY_MODEL |
minsoc_memory_model # |
`else |
minsoc_onchip_ram_top # |
`endif |
( |
.adr_width(`MEMORY_ADR_WIDTH) //16 blocks of 2048 bytes memory 32768 |
) |
/minsoc/trunk/sim/run/generate_bench
1,2 → 1,2
#!/bin/sh |
iverilog -c ../bin/minsoc_verilog_files.txt -o minsoc_bench |
iverilog -c ../bin/minsoc_model.txt -o minsoc_bench |
/minsoc/trunk/sim/bin/minsoc_verilog_files.txt
File deleted
minsoc/trunk/sim/bin/minsoc_verilog_files.txt
Property changes :
Deleted: svn:executable
## -1 +0,0 ##
-*
\ No newline at end of property
Index: minsoc/trunk/sim/bin/minsoc_model.txt
===================================================================
--- minsoc/trunk/sim/bin/minsoc_model.txt (nonexistent)
+++ minsoc/trunk/sim/bin/minsoc_model.txt (revision 59)
@@ -0,0 +1,138 @@
++incdir+../../bench/verilog
++incdir+../../bench/verilog/vpi
++incdir+../../bench/verilog/sim_lib
++incdir+../../rtl/verilog
++incdir+../../rtl/verilog/minsoc_startup
++incdir+../../rtl/verilog/or1200/rtl/verilog
++incdir+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog
++incdir+../../rtl/verilog/adv_debug_sys/Hardware/jtag/tap/rtl/verilog
++incdir+../../rtl/verilog/adv_debug_sys/Software/adv_jtag_bridge/sim_rtl
++incdir+../../rtl/verilog/uart16550/rtl/verilog
++incdir+../../rtl/verilog/ethmac/rtl/verilog
+../../bench/verilog/minsoc_bench_defines.v
+../../bench/verilog/minsoc_bench.v
+../../bench/verilog/minsoc_memory_model.v
+../../bench/verilog/vpi/dbg_comm_vpi.v
+../../bench/verilog/sim_lib/fpga_memory_primitives.v
+../../rtl/verilog/minsoc_top.v
+../../rtl/verilog/minsoc_startup/spi_top.v
+../../rtl/verilog/minsoc_startup/spi_defines.v
+../../rtl/verilog/minsoc_startup/spi_shift.v
+../../rtl/verilog/minsoc_startup/spi_clgen.v
+../../rtl/verilog/minsoc_startup/OR1K_startup_generic.v
+../../rtl/verilog/minsoc_tc_top.v
+../../rtl/verilog/minsoc_onchip_ram.v
+../../rtl/verilog/minsoc_clock_manager.v
+#../../rtl/verilog/minsoc_onchip_ram_top.v
+../../rtl/verilog/minsoc_defines.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_512x20.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_64x24.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_du.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_2048x32_bw.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_rf.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_alu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dmmu_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_lsu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_1024x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_cpu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_gmultp2_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_immu_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dpram_256x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_tt.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_iwb_biu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_rfram_generic.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_tag.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_2048x8.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_immu_tlb.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_tag.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_64x14.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_32x24.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dpram_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_xcv_ram32x8d.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_1024x8.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_mem2reg.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_pm.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_256x21.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_operandmuxes.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_pic.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_cfgr.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_if.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_qmem_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_genpc.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_defines.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_wbmux.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_ram.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dmmu_tlb.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_sb_fifo.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_sprs.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_tpram_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ctrl.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_sb.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_mult_mac.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_fsm.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_amultp2_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_reg2mem.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_2048x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_except.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_ram.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_1024x32_bw.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_freeze.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_128x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_fsm.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_wb_biu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_64x22.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_fpu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_32_bw.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dpram.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_wb_biu.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_wb_module.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_module.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_wb_defines.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_defines.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_crc32.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_biu.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_defines.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_status_reg.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_top.v
+../../rtl/verilog/adv_debug_sys/Hardware/jtag/tap/rtl/verilog/tap_top.v
+../../rtl/verilog/adv_debug_sys/Hardware/jtag/tap/rtl/verilog/tap_defines.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_top.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_sync_flops.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_transmitter.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_debug_if.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_wb.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_receiver.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_tfifo.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_regs.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_rfifo.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_defines.v
+../../rtl/verilog/uart16550/rtl/verilog/raminfr.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_cop.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_registers.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxethmac.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_miim.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_top.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxaddrcheck.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_outputcontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxstatem.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_txethmac.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_wishbone.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_maccontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_txstatem.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_defines.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_spram_256x32.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_shiftreg.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_clockgen.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_crc.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxcounters.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_macstatus.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_random.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_register.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_fifo.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_receivecontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_transmitcontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_txcounters.v
minsoc/trunk/sim/bin/minsoc_model.txt
Property changes :
Added: svn:executable
## -0,0 +1 ##
+*
\ No newline at end of property
Index: minsoc/trunk/sim/bin/minsoc_memory.txt
===================================================================
--- minsoc/trunk/sim/bin/minsoc_memory.txt (nonexistent)
+++ minsoc/trunk/sim/bin/minsoc_memory.txt (revision 59)
@@ -0,0 +1,138 @@
++incdir+../../bench/verilog
++incdir+../../bench/verilog/vpi
++incdir+../../bench/verilog/sim_lib
++incdir+../../rtl/verilog
++incdir+../../rtl/verilog/minsoc_startup
++incdir+../../rtl/verilog/or1200/rtl/verilog
++incdir+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog
++incdir+../../rtl/verilog/adv_debug_sys/Hardware/jtag/tap/rtl/verilog
++incdir+../../rtl/verilog/adv_debug_sys/Software/adv_jtag_bridge/sim_rtl
++incdir+../../rtl/verilog/uart16550/rtl/verilog
++incdir+../../rtl/verilog/ethmac/rtl/verilog
+../../bench/verilog/minsoc_bench_defines.v
+../../bench/verilog/minsoc_bench.v
+#../../bench/verilog/minsoc_memory_model.v
+../../bench/verilog/vpi/dbg_comm_vpi.v
+../../bench/verilog/sim_lib/fpga_memory_primitives.v
+../../rtl/verilog/minsoc_top.v
+../../rtl/verilog/minsoc_startup/spi_top.v
+../../rtl/verilog/minsoc_startup/spi_defines.v
+../../rtl/verilog/minsoc_startup/spi_shift.v
+../../rtl/verilog/minsoc_startup/spi_clgen.v
+../../rtl/verilog/minsoc_startup/OR1K_startup_generic.v
+../../rtl/verilog/minsoc_tc_top.v
+../../rtl/verilog/minsoc_onchip_ram.v
+../../rtl/verilog/minsoc_clock_manager.v
+../../rtl/verilog/minsoc_onchip_ram_top.v
+../../rtl/verilog/minsoc_defines.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_512x20.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_64x24.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_du.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_2048x32_bw.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_rf.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_alu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dmmu_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_lsu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_1024x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_cpu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_gmultp2_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_immu_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dpram_256x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_tt.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_iwb_biu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_rfram_generic.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_tag.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_2048x8.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_immu_tlb.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_tag.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_64x14.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_32x24.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dpram_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_xcv_ram32x8d.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_1024x8.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_mem2reg.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_pm.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_256x21.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_operandmuxes.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_pic.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_cfgr.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_if.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_qmem_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_genpc.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_defines.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_wbmux.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_ram.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dmmu_tlb.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_sb_fifo.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_sprs.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_tpram_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ctrl.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_sb.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_mult_mac.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_fsm.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_amultp2_32x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_reg2mem.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_2048x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_except.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_ic_top.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_ram.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_1024x32_bw.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_freeze.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_128x32.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dc_fsm.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_wb_biu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_64x22.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_fpu.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_spram_32_bw.v
+../../rtl/verilog/or1200/rtl/verilog/or1200_dpram.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_wb_biu.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_wb_module.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_module.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_wb_defines.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_defines.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_crc32.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_biu.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_defines.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_or1k_status_reg.v
+../../rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog/adbg_top.v
+../../rtl/verilog/adv_debug_sys/Hardware/jtag/tap/rtl/verilog/tap_top.v
+../../rtl/verilog/adv_debug_sys/Hardware/jtag/tap/rtl/verilog/tap_defines.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_top.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_sync_flops.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_transmitter.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_debug_if.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_wb.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_receiver.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_tfifo.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_regs.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_rfifo.v
+../../rtl/verilog/uart16550/rtl/verilog/uart_defines.v
+../../rtl/verilog/uart16550/rtl/verilog/raminfr.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_cop.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_registers.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxethmac.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_miim.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_top.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxaddrcheck.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_outputcontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxstatem.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_txethmac.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_wishbone.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_maccontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_txstatem.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_defines.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_spram_256x32.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_shiftreg.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_clockgen.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_crc.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_rxcounters.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_macstatus.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_random.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_register.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_fifo.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_receivecontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_transmitcontrol.v
+../../rtl/verilog/ethmac/rtl/verilog/eth_txcounters.v
minsoc/trunk/sim/bin/minsoc_memory.txt
Property changes :
Added: svn:executable
## -0,0 +1 ##
+*
\ No newline at end of property