URL
https://opencores.org/ocsvn/robust_axi_fabric/robust_axi_fabric/trunk
Subversion Repositories robust_axi_fabric
Compare Revisions
- This comparison shows the changes necessary to convert path
/robust_axi_fabric/trunk
- from Rev 6 to Rev 5
- ↔ Reverse comparison
Rev 6 → Rev 5
/README.txt
2,10 → 2,6
------------------------------ Remark ---------------------------------------- |
This code is a generic code written in RobustVerilog. In order to convert it to Verilog a RobustVerilog parser is required. |
It is possible to download a free RobustVerilog parser from www.provartec.com/edatools. |
|
We will be very happy to receive any kind of feedback regarding our tools and cores. |
We will also be willing to support any company intending to integrate our cores into their project. |
For any questions / remarks / suggestions / bugs please contact info@provartec.com. |
------------------------------------------------------------------------------ |
|
RobustVerilog generic AXI interconnect fabric |
18,6 → 14,7
|
Changing the interconnect parameters should be made only in def_ic.txt in the src/base directory (changing master num, slave num etc.). |
|
For any questions / remarks / suggestions / bugs please contact info@provartec.com. |
|
|
|